06XS3517

**HIGH SIDE SWITCH** 

-40°C to 125°C

24 PQFN

Rev. 4.0, 2/2013

# **√RoHS**

# **Smart High Side Switch Module** (Triple 6.0 m $\Omega$ and Dual 17 m $\Omega$ )

The 06XS3517 device is a five channel 12 V high side switch module with integrated control and a high number of protective and diagnostic functions. It is designed for automotive lighting and industrial applications. The low  $R_{DS(ON)}$  channels (three 6.0  $\text{m}\Omega,$  two 17 m $\Omega$ ) can control different types of lighting applications; bulbs, Xenon-HID lights, and LEDs. Control, device configuration, and diagnostics are performed through a 16-bit SPI interface (3.3 V or 5.0 V). When communication with the external microcontroller or VDD is lost, the device enters a fail-safe operation mode, but remains operational, controllable, and protected.

The channels are controlled by an external clock signal and allow staggered switch-on delay, to improve EMC performances. Programmable output voltage slew rates (individually programmable) further helps improve EMC performance. To avoid shutting off the device upon inrush current while still being able to closely track the load current, a dynamic overcurrent threshold profile is featured. Load current in each channel can be sensed. The duty cycle of the channels can be controlled independently and the switching frequency of each of them can be doubled. The 06XS3517 is housed in a non-leaded Power QFN package with an exposed pad.

#### **Features**

- Three 6.0 m $\Omega$  and two 17 m $\Omega$  protected high side switches
- Optional sixth channel with an external smart MOSFET
- 16-bit SPI communication interface with daisy chain capability
- Accurate temperature and current sensing
- · Fail-safe mode including autorestart
- PWM module with programmable switch-on delay and frequency prescaler
- · Overvoltage, undervoltage, overcurrent, overtemperature, and reverse battery protections
- Dedicated bulb overcurrent protection with inrush current handling
- Sleep mode with low current consumption
- Normal operating range 7.0 V to 20 V, extended operating range 6.0 V 28 V



MC06XS3517AFK



Figure 1. 06XS3517 Simplified Application Diagram



<sup>\*</sup> This document contains certain information on a new product. Specifications and information herein are subject to change without notice.

# INTERNAL BLOCK DIAGRAM



Figure 2. 06XS3517 Simplified Internal Block Diagram

# **PIN CONNECTIONS FETOUT** FETIN Transparent Top View 16 24 СР **CSNS** GND 17 23 14 GND GND OUT5 18 22 OUT1 15 VBAT 19 20 21 OUT4 ОŪТЗ OUT2

Figure 3. 06XS3517 Pin Connections

# Table 1. 06XS3517 Pin Definitions

A functional description of each pin can be found in the Functional Pin Description section beginning on Page 17.

| Pin<br>Number | Pin Name | Pin Function | Formal Name                      | Definition                                                                                                                                                                                                                                                                                  |
|---------------|----------|--------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | FETIN    | Input        | External FET Input               | This pin receives the current sense signal of the external smart MOSFET.                                                                                                                                                                                                                    |
| 2             | IGN      | Input        | Ignition Input<br>(Active High)  | This input wakes the device. It also controls the Outputs 1 and 2 in case of Fail mode activation. This pin has an internal pull-down resistor.                                                                                                                                             |
| 3             | RSTB     | Input        | Reset                            | This input wakes the device. It is also used to initialize the device configuration and fault registers through the SPI. This digital pin has a passive internal pulldown.                                                                                                                  |
| 4             | FLASHER  | Input        | Flasher Input<br>(Active High)   | This input wakes the device and allows control over channel 5. (FLASHER) This pin has an internal pull-down resistor.                                                                                                                                                                       |
| 5             | CLOCK    | Input/Output | Clock Input                      | This pin state depends on RSTB logic level.  As long as RSTB input pin is set to logic [0], this pin is pulled up to report wake events. Otherwise, the PWM frequency and timing are generated from this digital clock input by the PWM module.  This pin has a passive internal pull-down. |
| 6             | LIMP     | Input        | Limp Home Input<br>(Active High) | The Fail mode can be activated by this digital input. This pin has a passive internal pull-down.                                                                                                                                                                                            |
| 7             | FOG      | Input        | FOG Input (Active high)          | This input wakes the device. This pin has a passive internal pull-down.                                                                                                                                                                                                                     |
| 8             | CSB      | Input        | Chip Select<br>(Active Low)      | When this digital signal is high, SPI signals are ignored. Asserting this pin low starts a SPI transaction. The transaction is signaled as completed when this signal returns high. This pin has a passive internal pull-up resistance.                                                     |

Table 1. 06XS3517 Pin Definitions (continued)

A functional description of each pin can be found in the Functional Pin Description section beginning on <a href="Page 17">Page 17</a>.

| Pin<br>Number  | Pin Name             | Pin Function | Formal Name                      | Definition                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------|----------------------|--------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9              | SCLK                 | Input        | SPI Clock Input                  | This digital input pin is connected to the master microcontroller providing the required bit shift clock for SPI communication. This pin has a passive internal pull-down resistance.                                                                                                                                                                                                             |
| 10             | SI                   | Input        | Master-Out Slave-<br>In          | This data input is sampled on the positive edge of the SCLK. This pin has a passive internal pull-down resistance.                                                                                                                                                                                                                                                                                |
| 11             | VCC                  | Power        | Logic Supply                     | SPI logic power supply.                                                                                                                                                                                                                                                                                                                                                                           |
| 12             | SO                   | Output       | Master-In Slave-<br>Out          | SPI data is sent to the MCU by this pin. This data output changes on the negative edge of SCLK and when CSB is high, this pin is high-impedance.                                                                                                                                                                                                                                                  |
| 13             | FETOUT               | Output       | External FET Gate                | This pin outputs a logic level that can be used to control an external smart MOSFET. This output is also called OUT6.                                                                                                                                                                                                                                                                             |
|                |                      |              |                                  | If OUT6 is not used in the application, this output pin is set to logic high when the current sense output becomes valid when CSNS sync SPI bit is set to logic [1].                                                                                                                                                                                                                              |
| 14,17,23       | GND                  | Ground       | Ground                           | This pin is the ground for the logic and analog circuitry of the device.                                                                                                                                                                                                                                                                                                                          |
| 15             | VBAT                 | Power        | Battery Input                    | Power supply pin.                                                                                                                                                                                                                                                                                                                                                                                 |
| 16             | CP                   | Output       | Charge Pump                      | This pin is the connection for an external tank capacitor (for internal use only).                                                                                                                                                                                                                                                                                                                |
| 22<br>18       | OUT1<br>OUT5         | Output       | Output 1<br>Output 5             | Protected 17 m $\Omega$ high side switch output terminals.                                                                                                                                                                                                                                                                                                                                        |
| 21<br>20<br>19 | OUT2<br>OUT3<br>OUT4 | Output       | Output 2<br>Output 3<br>Output 4 | Protected 6.0 m $\Omega$ high side switch output terminals                                                                                                                                                                                                                                                                                                                                        |
| 24             | CSNS                 | Output       | Current Sense<br>Output          | This pin is outputs the current sense signal of OUT1:OUT5, FETIN current, and it is used externally to generate a ground-referenced voltage for the microcontroller to monitor output current. If desired, this pin can also report a voltage proportional to the temperature on the GND flag.  OUT1:OUT5, FETin current sensing and temperature sensing are activated through the SPI interface. |

#### Notes

1. The pins 14, 17, and 23 must be shorted on the board.

# **ELECTRICAL CHARACTERISTICS**

# **MAXIMUM RATINGS**

# **Table 2. Maximum Ratings**

All voltages are with respect to ground, unless mentioned otherwise. Exceeding these ratings may cause malfunction or permanent device damage.

| Parameter                                                                                                                                 | Symbol                                 | Value                        | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------|------|
| ELECTRICAL RATINGS                                                                                                                        |                                        | 1                            | l    |
| Overvoltage Test Range (all OUT[1:5] ON with nominal DC current)  Maximum operating voltage                                               | $V_{BAT}$                              | 28                           | V    |
| Load dump (400 ms) @ 25 °C                                                                                                                |                                        | 40                           |      |
| Reverse Polarity Voltage Range (all OUT[1:5] ON with nominal DC current) 2.0 Min @ 25°C                                                   | $V_{BAT}$                              | -18                          | V    |
| VCC Supply Voltage                                                                                                                        | V <sub>CC</sub>                        | -0.3 to 5.5                  | V    |
| OUT[1:5] Voltage Positive Negative (ground disconnected)                                                                                  | V <sub>OUT</sub>                       | 40<br>-16                    | V    |
| Digital Current in Clamping Mode (SI, SCLK, CSB, RSTB, IGN, FLASHER, LIMP, and FOG)                                                       | I <sub>IN</sub>                        | ±1.0                         | mA   |
| FETIN Input Current                                                                                                                       | l <sub>FETIN</sub>                     | +10<br>-1.0                  | mA   |
| SO, FETOUT, CLOCK, and CSNS Outputs Voltage                                                                                               | $V_{SO}$                               | -0.3 to V <sub>CC</sub> +0.3 | V    |
| Outputs Clamp Energy Using Single Pulse Method (L = 2.0 mH; R = 0.0 $\Omega$ ; V <sub>BAT</sub> = 14 V @150 °C initial) OUT[1,5] OUT[2:4] | E <sub>1,5</sub><br>E <sub>2,3,4</sub> | 30<br>100                    | mJ   |
| ESD Voltage <sup>(2)</sup> Human Body Model (HBM) Human Body Model (HBM) OUT [1:5], VPWR, and GND Charge Device Model (CDM)               | V <sub>ESD</sub>                       | ±2000<br>±8000               | V    |
| Corner Pins (1, 13, 19, 21)<br>All Other Pins (2-12, 14-18, 20, 22-24)                                                                    |                                        | ±750<br>±500                 |      |

# Notes

2. ESD testing is performed in accordance with the Human Body Model (HBM) ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ) and the Charge Device Model.

# ELECTRICAL CHARACTERISTICS MAXIMUM RATINGS

# Table 2. Maximum Ratings (continued)

All voltages are with respect to ground, unless mentioned otherwise. Exceeding these ratings may cause malfunction or permanent device damage.

| Parameter                                                    | Symbol            | Value      | Unit |
|--------------------------------------------------------------|-------------------|------------|------|
| THERMAL RATINGS                                              |                   |            |      |
| Operating Temperature                                        |                   |            | °C   |
| Ambient                                                      | T <sub>A</sub>    | -40 to 125 |      |
| Junction                                                     | T <sub>J</sub>    | -40 to 150 |      |
| Peak Package Reflow Temperature During Reflow <sup>(3)</sup> | T <sub>PPRT</sub> | 260        | °C   |
| Storage Temperature                                          | T <sub>STG</sub>  | -55 to 150 | °C   |
| THERMAL RESISTANCE                                           |                   |            |      |
| Thermal Resistance, Junction to Case <sup>(4)</sup>          | $R_{	heta JC}$    | 1.0        | °K/W |

#### Notes

- 3. Pin soldering temperature limit is for 40 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- 4. Typical value guaranteed per design.

Max

Unit

# STATIC ELECTRICAL CHARACTERISTICS

#### **Table 3. Static Electrical Characteristics**

Characteristic

Characteristics noted under conditions 3.0 V  $\leq$  V<sub>CC</sub>  $\leq$  5.5 V, 7.0 V  $\leq$  V<sub>BAT</sub>  $\leq$  20 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

Symbol

Min

100

100

 $R_{UP}$ 

 $R_{DWN}$ 

250

250

500

500

Тур

| POWER INPUTS (VBAT, VCC)                                                                                     |                        |      |      |      |    |
|--------------------------------------------------------------------------------------------------------------|------------------------|------|------|------|----|
| Battery Supply Voltage Range                                                                                 | $V_{BAT}$              |      |      |      | V  |
| Full performance and short-circuit                                                                           |                        | 7.0  | _    | 20.0 |    |
| Extended voltage range <sup>(5)</sup>                                                                        |                        | 6.0  | _    | 28.0 |    |
| Battery Supply Undervoltage (UV flag is set ON)                                                              | V <sub>BATUV</sub>     | 5.0  | 5.5  | 6.0  | V  |
| Battery Supply Overvoltage (OV flag is set ON)                                                               | V <sub>BATOV</sub>     | 27.5 | 30   | 32.5 | V  |
| Battery Voltage Clamp <sup>(6)</sup>                                                                         | V <sub>BATCLAMP</sub>  | 40   | -    | 48   | V  |
| Battery Supply Power on Reset                                                                                |                        |      |      |      | V  |
| If $V_{BAT}$ < 5.5 V, $V_{BAT}$ = $V_{CC}$                                                                   | V <sub>BATPOR1</sub>   | 2.0  | _    | 3.0  |    |
| If $V_{BAT} < 5.5 \text{ V}$ , $V_{CC} = 0$                                                                  | V <sub>BATPOR2</sub>   | 2.0  | _    | 4.0  |    |
| VBAT Supply Current @ 25 °C and $V_{BAT}$ = 12 V and $V_{CC}$ = 5.0 V                                        |                        |      |      |      |    |
| Sleep state current, outputs opened                                                                          | I <sub>BATSLEEP1</sub> | _    | 0.5  | 5.0  | μА |
| Sleep state current, outputs grounded                                                                        | I <sub>BATSLEEP2</sub> | _    | 0.5  | 5.0  | μА |
| Normal mode, IGN = 5.0 V, RSTB = 5.0 V, outputs open                                                         | I <sub>BAT</sub>       | _    | 10.0 | 20.0 | mA |
| Digital Supply Voltage Range, Full Performance                                                               | V <sub>CC</sub>        | 3.0  | _    | 5.5  | V  |
| Digital Supply Undervoltage (VCC Failure)                                                                    | V <sub>CCUV</sub>      | 2.2  | 2.5  | 2.8  | V  |
| Sleep Current Consumption on V <sub>CC</sub> @ 25 °C and V <sub>BAT</sub> = 12 V                             | I <sub>CCSLEEP</sub>   |      |      |      | μΑ |
| Output OFF                                                                                                   |                        | -    | 0.2  | 5.0  |    |
| Supply Current Consumption on V <sub>CC</sub> and V <sub>BAT</sub> = 12 V                                    | I <sub>CC</sub>        |      |      |      | mA |
| No SPI                                                                                                       |                        | _    | _    | 2.6  |    |
| 3.0 MHz SPI communication                                                                                    |                        | 1    | _    | 5.0  |    |
| LOGIC INPUT/OUTPUT (IGN, $\overline{	extsf{CS}}$ , CSNS, SI, SCLK, CLOCK, SO, FLASHE                         | R, RST, LIMP, F        | OG)  |      |      |    |
| Input High Logic Level <sup>(7)</sup>                                                                        | V <sub>IH</sub>        | 2.0  | _    | _    | V  |
| Input Low Logic Level <sup>(7)</sup>                                                                         | $V_{IL}$               | -    | -    | 0.8  | V  |
| Voltage Threshold for Wake-up (IGN, FLASHER, FOG, RST)                                                       | V <sub>IGNTH</sub>     | 1.0  | -    | 2.2  | V  |
| Input Clamp Voltage (IGN, FLASHER, LIMP, FOG, $\overline{\text{CS}}$ , SCLK, SI, $\overline{\text{RST}}$ )   | V <sub>CL_POS</sub>    |      |      |      | V  |
| I = 1.0 mA                                                                                                   | 52 55                  | 7.5  | _    | 13   |    |
| Input Forward Voltage (IGN, FLASHER, LIMP, FOG, $\overline{\text{CS}}$ , SCLK, SI, $\overline{\text{RST}}$ ) | V <sub>CL_NEG</sub>    |      |      |      | V  |
| I = -1.0 mA                                                                                                  |                        | -2.0 | _    | -0.3 |    |

#### Notes

- 5. In extended mode, the functionality is guaranteed but not the electrical parameters.
- 6. Outputs shorted to ground,  $I_{OUT}$  = + 500 mA and  $I_{OUT}$  = OCHI (guaranteed by design).
- 7. Valid for  $\overline{\text{RST}}$ , SI, SCLK,  $\overline{\text{CS}}$ , CLOCK, IGN, FLASHER, FOG, and LIMP pins.
- 8. Valid for the following input voltage range: -0.3 V to VCC +0.3 V.

Input Passive Pull-down Resistance on SI, SCLK, FLASHER, IGN, FOG,

kΩ

 $k\Omega$ 

Input Passive Pull-up Resistance on CS Input(8)

CLOCK, LIMP, RST pins(8)

Characteristics noted under conditions 3.0 V  $\leq$  V<sub>CC</sub>  $\leq$  5.5 V, 7.0 V  $\leq$  V<sub>BAT</sub>  $\leq$  20 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| LOGIC INPUT/OUTPUT (IGN, CS, CSNS, SI, SCLK, CLOCK, SO, FLASHER, RST, L  SO High-state Output Voltage  I <sub>OH</sub> = 1.0 mA  SO Low-state Output Voltage  I <sub>OL</sub> = -1.6 mA  CLOCK Output Voltage Reporting Wake-up Event (I <sub>CLOCK</sub> =1.0mA)  SO and CSNS Tri-state Leakage Current  Current Sense Output Clamp Voltage  CSNS open and I <sub>OUT[1:5]</sub> = I <sub>FSR</sub> OUTPUTS (OUT 1-5)  Output Negative Clamp Voltage  I <sub>OUT</sub> = -500 mA, Outputs OFF  Output Leakage Current in OFF State  I <sub>LEAK</sub> | DH DL CKH EAK SNS | 0.8<br>-<br>0.8<br>-1.0<br>5.0 | 0.95<br>0.2<br>0.95<br>0.0<br>6.0 | -<br>0.4<br>-<br>1.0<br>7.0 | V <sub>CC</sub> V V <sub>CC</sub> μA V |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------|-----------------------------------|-----------------------------|----------------------------------------|
| I <sub>OH</sub> = 1.0 mA  SO Low-state Output Voltage I <sub>OL</sub> = -1.6 mA  CLOCK Output Voltage Reporting Wake-up Event (I <sub>CLOCK</sub> =1.0mA)  SO and CSNS Tri-state Leakage Current  Current Sense Output Clamp Voltage CSNS open and I <sub>OUT[1:5]</sub> = I <sub>FSR</sub> OUTPUTS (OUT 1-5)  Output Negative Clamp Voltage I <sub>OUT</sub> = - 500 mA, Outputs OFF  Output Leakage Current in OFF State                                                                                                                             | CKH EAK SINS      | -<br>0.8<br>-1.0<br>5.0        | 0.2<br>0.95<br>0.0                | 1.0                         | V<br>V <sub>CC</sub><br>μA<br>V        |
| SO Low-state Output Voltage  I <sub>OL</sub> = -1.6 mA  CLOCK Output Voltage Reporting Wake-up Event (I <sub>CLOCK</sub> =1.0mA)  SO and CSNS Tri-state Leakage Current  Current Sense Output Clamp Voltage  CSNS open and I <sub>OUT[1:5]</sub> = I <sub>FSR</sub> OUTPUTS (OUT 1-5)  Output Negative Clamp Voltage  I <sub>OUT</sub> = - 500 mA, Outputs OFF  Output Leakage Current in OFF State                                                                                                                                                    | CKH EAK SNS       | -<br>0.8<br>-1.0<br>5.0        | 0.2<br>0.95<br>0.0                | 1.0                         | V <sub>CC</sub><br>μΑ<br>V             |
| I <sub>OL</sub> = -1.6 mA  CLOCK Output Voltage Reporting Wake-up Event (I <sub>CLOCK</sub> =1.0mA)  SO and CSNS Tri-state Leakage Current  Current Sense Output Clamp Voltage  CSNS open and I <sub>OUT[1:5]</sub> = I <sub>FSR</sub> OUTPUTS (OUT 1-5)  Output Negative Clamp Voltage  I <sub>OUT</sub> = - 500 mA, Outputs OFF  Output Leakage Current in OFF State                                                                                                                                                                                 | CKH EAK SNS       | -1.0                           | 0.95                              | 1.0                         | V <sub>CC</sub><br>μΑ<br>V             |
| I <sub>OL</sub> = -1.6 mA  CLOCK Output Voltage Reporting Wake-up Event (I <sub>CLOCK</sub> =1.0mA)  SO and CSNS Tri-state Leakage Current  Current Sense Output Clamp Voltage  CSNS open and I <sub>OUT[1:5]</sub> = I <sub>FSR</sub> OUTPUTS (OUT 1-5)  Output Negative Clamp Voltage  I <sub>OUT</sub> = -500 mA, Outputs OFF  Output Leakage Current in OFF State                                                                                                                                                                                  | CKH EAK SNS       | -1.0                           | 0.95                              | 1.0                         | μA<br>V                                |
| SO and CSNS Tri-state Leakage Current  Current Sense Output Clamp Voltage  CSNS open and I <sub>OUT[1:5]</sub> = I <sub>FSR</sub> OUTPUTS (OUT 1-5)  Output Negative Clamp Voltage  I <sub>OUT</sub> = - 500 mA, Outputs OFF  Output Leakage Current in OFF State                                                                                                                                                                                                                                                                                      | EAK<br>SNS        | -1.0                           | 0.0                               | 1.0                         | μA<br>V                                |
| Current Sense Output Clamp Voltage  CSNS open and I <sub>OUT[1:5]</sub> = I <sub>FSR</sub> OUTPUTS (OUT 1-5)  Output Negative Clamp Voltage  I <sub>OUT</sub> = - 500 mA, Outputs OFF  Output Leakage Current in OFF State                                                                                                                                                                                                                                                                                                                             | UT                | 5.0                            |                                   |                             | V                                      |
| CSNS open and $I_{OUT[1:5]} = I_{FSR}$ OUTPUTS (OUT 1-5)  Output Negative Clamp Voltage $I_{OUT} = -500$ mA, Outputs OFF  Output Leakage Current in OFF State $I_{LEAK}($                                                                                                                                                                                                                                                                                                                                                                              | UT                |                                | 6.0                               | 7.0                         |                                        |
| CSNS open and $I_{OUT[1:5]} = I_{FSR}$ OUTPUTS (OUT 1-5)  Output Negative Clamp Voltage $I_{OUT} = -500$ mA, Outputs OFF  Output Leakage Current in OFF State $I_{LEAK()}$                                                                                                                                                                                                                                                                                                                                                                             | UT                |                                | 6.0                               | 7.0                         | W                                      |
| Output Negative Clamp Voltage  I <sub>OUT</sub> = - 500 mA, Outputs OFF  Output Leakage Current in OFF State  I <sub>LEAK(</sub>                                                                                                                                                                                                                                                                                                                                                                                                                       |                   | -22.0                          | _                                 |                             | V                                      |
| I <sub>OUT</sub> = - 500 mA, Outputs OFF  Output Leakage Current in OFF State  I <sub>LEAK(</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                   | -22.0                          | _                                 |                             | 1/                                     |
| Output Leakage Current in OFF State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | (OFF)             | -22.0                          | _                                 |                             | V                                      |
| LEAR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | (OFF)             |                                |                                   | -16.0                       |                                        |
| Olean made autoute manualed T OF 00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                   |                                |                                   |                             | μA                                     |
| Sleep mode, outputs grounded, T <sub>A</sub> = 25 °C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                   | _                              | 0.0                               | 2.0                         |                                        |
| Sleep mode, outputs grounded, T <sub>A</sub> = 125 °C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                   | -                              | 0.0                               | 3.0                         |                                        |
| Normal mode, outputs grounded                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                   | -                              | 20                                | 25                          |                                        |
| Current Sense Error <sup>(9)</sup> over the Full Voltage and Temperature Range $\Delta I_{CS}$                                                                                                                                                                                                                                                                                                                                                                                                                                                         | /I <sub>CS</sub>  |                                |                                   |                             | %                                      |
| %Full Scale Range (FSR), LED Control bit = 0, Channels 1,5 (17 m $\Omega$ )                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                   |                                |                                   |                             |                                        |
| point @ 0.75 FSR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                   | -14                            | 0.0                               | 14                          |                                        |
| point @ 0.50 FSR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                   | -15                            | 0.0                               | 15                          |                                        |
| point @ 0.25 FSR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                   | -17                            | 0.0                               | 17                          |                                        |
| point @ 0.1 FS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                   | -25                            | 0.0                               | 25                          |                                        |
| point @ 0.05FSR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                   | -40                            | 0.0                               | 40                          |                                        |
| % Full-Scale Range (FSR), LED Control bit =0, Channels 2,3,4 (6.0 mΩ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                   | -14                            | 0.0                               | 14                          |                                        |
| point @ 0.75 FSR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                   | -15                            | 0.0                               | 15                          |                                        |
| point @ 0.50 FSR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                   |                                |                                   |                             |                                        |
| point @ 0.25 FSR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                   | -17                            | 0.0                               | 17                          |                                        |
| point @ 0.1 FSR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                   | -34                            | 0.0                               | 34                          |                                        |
| Current Sense error with one calibration point (50% FSR, $V_{BAT}$ = 13.5 at 25 °C <sup>(10)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                   | -6.0                           | -                                 | 6.0                         | %                                      |
| Current Sense error with one calibration point (50% FSR <sub>LED</sub> , $V_{BAT}$ = 13.5 at 25 °C <sup>(10)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                     |                   | -6.0                           | -                                 | 6.0                         | %                                      |
| Temperature Drift of Current Sense Output <sup>(11)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | /ΔΤ               |                                |                                   |                             | ppm/°C                                 |
| $V_{\rm BAT}$ = 13.5 V, $I_{\rm OUT1,5}$ = 2.8 A, $I_{\rm OUT2-4}$ = 5.5 A, reference taken at $T_{\rm A}$ =25 °C                                                                                                                                                                                                                                                                                                                                                                                                                                      |                   | -                              | ±280                              | ±400                        |                                        |
| Overtemperature Shutdown T <sub>OT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | TS                | 155                            | 175                               | 195                         | °C                                     |

#### Notes

- 9.  $10 \text{ V} < \text{V}_{BAT} < 16 \text{ V}$ .  $\Delta I_{CS}/I_{CS} = \text{(measured I}_{CS} \text{targeted I}_{CS})/\text{ targeted I}_{CS} = 5.0 \text{ mA}$ . Test conditions of accuracy measurement of point I(HS[1]) @ 0.05 \*FSR: I(HS[5]) = 0, I(HS[2]) = I(HS[3]) = I(HS[4]) = 8.0 A
- 10. Based on statistical analysis covering 99.74% of parts, except 10% of FSR. Refer to Current Sense section for more details.
- 11. Based on statistical data. Not production tested.  $\Delta I_{CS}/\Delta T = [(measured I_{CS} at T_1 measured I_{CS} at T_2)/(measured I_{CS} at T_2)]$

Characteristics noted under conditions 3.0 V  $\leq$  V<sub>CC</sub>  $\leq$  5.5 V, 7.0 V  $\leq$  V<sub>BAT</sub>  $\leq$  20 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                            | Symbol                 | Min   | Тур  | Max   | Unit |
|-----------------------------------------------------------------------------------------------------------|------------------------|-------|------|-------|------|
| OUTPUTS (OUT 1-5) (CONTINUED)                                                                             |                        |       | II.  | ı     |      |
| Thermal Prewarning <sup>(12)</sup>                                                                        | T <sub>OTSWARN</sub>   | 110   | 125  | 140   | °C   |
| Output Voltage Threshold                                                                                  | V <sub>OUT_TH</sub>    | 0.475 | 0.5  | 0.525 | VBAT |
| CHANNEL 1 - PARKING LIGHT (17 mΩ CHANNEL)                                                                 |                        |       | •    | •     |      |
| Output Drain-to-Source ON Resistance (I <sub>OUT</sub> = 2.8 A, T <sub>A</sub> = 25 °C)                   | R <sub>DS(ON)25</sub>  |       |      |       | mΩ   |
| V <sub>BAT</sub> = 13.5 V                                                                                 |                        | _     | _    | 17    |      |
| V <sub>BAT</sub> = 7.0 V                                                                                  |                        | -     | _    | 26.7  |      |
| Output Drain-to-Source ON Resistance (I <sub>OUT</sub> = 2.8 A, V <sub>BAT</sub> = 13.5 V,                | R <sub>DS(ON)150</sub> |       |      |       | mΩ   |
| $T_A = 150 \text{ °C})^{(12)}$                                                                            |                        | _     | _    | 28.9  |      |
| Reverse Output ON Resistance (I <sub>OUT</sub> = -2.8 A, T <sub>A</sub> = 25 °C) <sup>(13)</sup>          | R <sub>SD(ON)</sub>    |       |      |       | mΩ   |
| V <sub>BAT</sub> = -12 V                                                                                  |                        | -     | _    | 34    |      |
| High Overcurrent Shutdown Threshold 1, V <sub>BAT</sub> = 16 V                                            | Іосні1                 | 48    | 56.2 | 72    | Α    |
| High Overcurrent Shutdown Threshold 2                                                                     | I <sub>OCHI2</sub>     | 21.0  | 25.8 | 30.5  | Α    |
| Low Overcurrent Shutdown Threshold                                                                        | I <sub>OCLO</sub>      | 9.0   | 11.5 | 14    | Α    |
| Open Load-current Threshold in ON State <sup>(14)</sup>                                                   | I <sub>OL</sub>        | 0.08  | 0.3  | 0.77  | Α    |
| Open Load-current Threshold in ON State with LED <sup>(15)</sup>                                          | I <sub>OLLED</sub>     |       |      |       | mA   |
| V <sub>OUT</sub> = V <sub>BAT</sub> - 0.8 V                                                               |                        | 4.0   | 10.0 | 20.0  |      |
| Current Sense Full-scale Range <sup>(16)</sup>                                                            | I <sub>CS FSR</sub>    | _     | 9.5  | _     | Α    |
| Severe Short-circuit Impedance Range <sup>(17)</sup>                                                      | R <sub>SC1(OUT1)</sub> | 225   | -    | _     | mΩ   |
| CHANNEL 2 - LOW BEAM (6.0 mΩ CHANNEL)                                                                     |                        |       | •    | •     |      |
| Output Drain-to-Source ON Resistance (I <sub>OUT</sub> = 5.5 A, T <sub>A</sub> = 25 °C)                   | R <sub>DS(ON)25</sub>  |       |      |       | mΩ   |
| V <sub>BAT</sub> = 13.5 V                                                                                 | , ,                    | _     | _    | 6.0   |      |
| V <sub>BAT</sub> = 7.0 V                                                                                  |                        | -     | _    | 9.0   |      |
| Output Drain-to-Source ON Resistance (I <sub>OUT</sub> = 5.5 A, V <sub>BAT</sub> = 13.5 V,                | R <sub>DS(ON)150</sub> |       |      |       | mΩ   |
| $T_A = 150 ^{\circ}\text{C})^{(17)}$                                                                      |                        | -     | _    | 10.2  |      |
| Reverse Source-to-Drain ON Resistance (I <sub>OUT</sub> = -5.5 A, T <sub>A</sub> = 25 °C) <sup>(18)</sup> | R <sub>SD(ON)</sub>    |       |      |       | mΩ   |
| V <sub>BAT</sub> = -12 V                                                                                  |                        | _     | _    | 12.0  |      |
| High Overcurrent Shutdown Threshold 1, V <sub>BAT</sub> = 16 V                                            | I <sub>OCHI1</sub>     | 96    | 123  | 150   | Α    |
| High Overcurrent Shutdown Threshold 2                                                                     | I <sub>OCHI2</sub>     | 40    | 50.5 | 61    | Α    |

# Notes

- 12. Parameter guaranteed by design, however, it is not production tested.
- 13. Source-to-Drain ON Resistance (Reverse Drain-to-Source ON Resistance) with negative polarity V<sub>BAT</sub>.
- 14. OLLED1, bit D0 in SI data is set to [0].
- 15. OLLED1, bit D0 in SI data is set to [1].
- 16. For typical value of  $I_{CS FSR}$ ,  $I_{CSNS} = 5.0 \text{ mA}$ .
- 17. Parameter guaranteed by design; however, it is not production tested.
- 18. Source-to-Drain ON resistance (Reverse Drain-to-Source ON Resistance) with negative polarity  $V_{\mathrm{BAT}}$ .

Characteristics noted under conditions 3.0 V  $\leq$  V<sub>CC</sub>  $\leq$  5.5 V, 7.0 V  $\leq$  V<sub>BAT</sub>  $\leq$  20 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                       | Symbol                 | Min      | Тур        | Max        | Unit |
|----------------------------------------------------------------------------------------------------------------------|------------------------|----------|------------|------------|------|
| CHANNEL 2 - LOW BEAM (6.0 mΩ CHANNEL) (CONTINUED)                                                                    |                        |          |            |            | 11   |
| Low Overcurrent Shutdown Threshold Optional Xenon lamp Optional H7 bulb                                              | I <sub>OCLO</sub>      | 28<br>17 | 35<br>22.5 | 42<br>28   | A    |
| Open Load Current Threshold in ON State <sup>(19)</sup>                                                              | I <sub>OL</sub>        | 0.15     | 0.62       | 1.55       | Α    |
| Open Load Current Threshold in ON State with LED <sup>(20)</sup> $V_{OL} = V_{BAT} - 0.8 \text{ V}$                  | I <sub>OLLED</sub>     | 4.0      | 10.0       | 20.0       | mA   |
| Current Sense Full-scale Range <sup>(21)</sup> Optional Xenon bulb Optional H7 bulb                                  | I <sub>CS FSR</sub>    | -<br>-   | 30<br>19   | -<br>-     | A    |
| Severe Short-circuit Impedance Range <sup>(22)</sup>                                                                 | R <sub>SC1(OUT2)</sub> | 65       | -          | -          | mΩ   |
| CHANNEL 3- HIGH BEAM (6.0 mΩ CHANNEL)                                                                                |                        |          |            |            |      |
| Output Drain-to-Source ON Resistance ( $I_{OUT}$ = 5.5 A, $T_A$ = 25 °C) $V_{BAT}$ = 13.5 V $V_{BAT}$ = 7.0 V        | R <sub>DS(ON)25</sub>  | -        | -<br>-     | 6.0<br>9.0 | mΩ   |
| Output Drain-to-Source ON Resistance ( $I_{OUT}$ = 5.5 A, $V_{BAT}$ = 13.5 V, $T_A$ = 150 °C) <sup>(22)</sup>        | R <sub>DS(ON)150</sub> | -        | _          | 10.2       | mΩ   |
| Reverse Source-to-Drain ON Resistance (I $_{OUT}$ = -5.5 A, T $_{A}$ = 25 $^{\circ}$ C) $^{(23)}$ V $_{BAT}$ = -12 V | R <sub>SD(ON)25</sub>  | _        | _          | 12         | mΩ   |
| High Overcurrent Shutdown Threshold 1, V <sub>BAT</sub> = 16 V                                                       | I <sub>OCHI1</sub>     | 96       | 123        | 150        | Α    |
| High Overcurrent Shutdown Threshold 2                                                                                | I <sub>OCHI2</sub>     | 40       | 50.5       | 61         | Α    |
| Low Overcurrent Shutdown Threshold H7 Bulb                                                                           | l <sub>OCLO</sub>      | 17       | 22.5       | 28         | А    |
| Open Load Current Threshold in ON State <sup>(24)</sup>                                                              | l <sub>OL</sub>        | 0.15     | 0.62       | 1.55       | Α    |
| Open Load Current Threshold in ON State with LED <sup>(25)</sup> $V_{OL} = V_{BAT} - 0.8 \text{ V}$                  | I <sub>OLLED</sub>     | 4.0      | 10.0       | 20.0       | mA   |
| Current Sense Full-scale Range (21)                                                                                  | I <sub>CS FSR</sub>    | -        | 19         | -          | Α    |
| Severe Short-circuit Impedance Range <sup>(22)</sup>                                                                 | R <sub>SC1(OUT3)</sub> | 65       | _          | -          | mΩ   |

#### Notes

- 19. OLLED2, bit D1 in SI data is set to [0].
- 20. OLLED2, bit D1 in SI data is set to [1].
- 21. For typical value of  $I_{CS FSR}$ ,  $I_{CSNS} = 5.0 \text{mA}$ .
- 22. Parameter guaranteed by design; however, it is not production tested.
- 23. Source-to-Drain ON Resistance (Reverse Drain-to-Source ON Resistance) with negative polarity V<sub>BAT</sub>.
- 24. OLLED3, bit D2 in SI data is set to [0].
- 25. OLLED3, bit D2 in SI data is set to [1].

Characteristics noted under conditions 3.0 V  $\leq$  V<sub>CC</sub>  $\leq$  5.5 V, 7.0 V  $\leq$  V<sub>BAT</sub>  $\leq$  20 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                            | Symbol                 | Min      | Тур         | Max  | Unit |
|-----------------------------------------------------------------------------------------------------------|------------------------|----------|-------------|------|------|
| CHANNEL 4 - FOG LIGHT(6.0 m $\Omega$ CHANNEL)                                                             |                        |          |             |      | L    |
| Output Drain-to-Source ON Resistance (I <sub>OUT</sub> = 5.5 A, T <sub>A</sub> = 25 °C)                   | R <sub>DS(ON)25</sub>  | ·,       |             |      | mΩ   |
| V <sub>BAT</sub> = 13.5 V                                                                                 |                        | , – '    | _ '         | 6.0  |      |
| V <sub>BAT</sub> = 7.0 V                                                                                  |                        | '        |             | 9.0  |      |
| Output Drain-to-Source ON Resistance (I <sub>OUT</sub> = 5.5 A, V <sub>BAT</sub> = 13.5 V,                | R <sub>DS(ON)150</sub> |          |             |      | mΩ   |
| $T_A = 150  ^{\circ}\text{C})^{(26)}$                                                                     |                        | _        |             | 10.2 |      |
| Reverse Source-to-Drain ON Resistance (I <sub>OUT</sub> = -5.5 A, T <sub>A</sub> = 25 °C) <sup>(27)</sup> | R <sub>SD(ON)25</sub>  | i        |             |      | mΩ   |
| V <sub>BAT</sub> = -12 V                                                                                  |                        | _        | _ !         | 12   |      |
| High Overcurrent Shutdown Threshold 1, V <sub>BAT</sub> = 16 V                                            | I <sub>OCHI1</sub>     | 96       | 123         | 150  | Α    |
| ligh Overcurrent Shutdown Threshold 2                                                                     | I <sub>OCHI2</sub>     | 40       | 50.5        | 61   | Α    |
| Low Overcurrent Shutdown Threshold                                                                        | l <sub>oclo</sub>      | i        |             |      | Α    |
| H7 Bulb                                                                                                   |                        | 17       | 22.5        | 28   |      |
| Open Load Current Threshold in ON State <sup>(28)</sup>                                                   | l <sub>OL</sub>        | 0.15     | 0.62        | 1.5  | Α    |
| Open Load Current Threshold in ON State with LED <sup>(29)</sup>                                          | I <sub>OLLED</sub>     | i        |             |      | mA   |
| $V_{OL} = V_{BAT} - 0.8 V$                                                                                |                        | 4.0      | 10.0        | 20.0 |      |
| Current Sense Full Scale Range <sup>(30)</sup>                                                            | I <sub>CS FSR</sub>    |          | 19          |      | Α    |
| Severe Short-circuit Impedance Range <sup>(26)</sup>                                                      | R <sub>SC1(OUT4)</sub> | 65       | -           |      | mΩ   |
| CHANNEL 5 - FLASHER (17 mΩ CHANNEL)                                                                       |                        |          |             |      |      |
| Output Drain-to-Source ON Resistance (I <sub>OUT</sub> = 2.8 A, T <sub>A</sub> = 25 °C)                   | R <sub>DS(ON)25</sub>  | i        |             |      | mΩ   |
| V <sub>BAT</sub> = 13.5 V                                                                                 |                        | , – '    | _ '         | 17   |      |
| V <sub>BAT</sub> = 7.0 V                                                                                  |                        | _ '      | !           | 26.7 |      |
| Output Drain-to-Source ON Resistance (I <sub>OUT</sub> = 2.8 A, V <sub>BAT</sub> = 13.5 V,                | R <sub>DS(ON)150</sub> |          | 1           |      | mΩ   |
| $T_A = 150  ^{\circ}\text{C})^{(31)}$                                                                     |                        | _        | '           | 18.9 |      |
| Reverse Source-to-Drain ON Resistance (I <sub>OUT</sub> = -2.8A, T <sub>J</sub> = 25°C) <sup>(32)</sup>   | R <sub>SD(ON)25</sub>  |          |             |      | mΩ   |
| $V_{BAT} = -12V$                                                                                          |                        | _ '<br>I | _ '         | 34   |      |
| High Overcurrent Shutdown Threshold 1,                                                                    | I <sub>OCHI1</sub>     | 48       | 56.2        | 72   | Α    |
|                                                                                                           |                        |          | <del></del> |      |      |

#### Notes

- 26. Parameter guaranteed by design; however, it is not production tested.
- 27. Source-to-Drain ON Resistance (Reverse Drain-to-Source ON Resistance) with negative polarity  $V_{BAT}$ .
- 28. OLLED4, bit D3 in SI data is set to [0].

High Overcurrent Shutdown Threshold 2

Low Overcurrent Shutdown Threshold

- 29. OLLED4, bit D3 in SI data is set to [1].
- 30. For typical value of  $I_{CS}$  FSR,  $I_{CSNS}$  = 5.0 mA.
- 31. Parameter guaranteed by design; however, it is not production tested.
- 32. Source-to-Drain ON Resistance (Reverse Drain-to-Source ON Resistance) with negative polarity  $V_{\mathsf{BAT}}$ .

MC06XS3517

Α

Α

25.8

11.5

21.0

9.0

I<sub>OCHI2</sub>

 $I_{OCLO}$ 

30.5

14

Characteristics noted under conditions 3.0 V  $\leq$  V<sub>CC</sub>  $\leq$  5.5 V, 7.0 V  $\leq$  V<sub>BAT</sub>  $\leq$  20 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                               | Symbol                  | Min  | Тур  | Max  | Unit            |
|--------------------------------------------------------------------------------------------------------------|-------------------------|------|------|------|-----------------|
| CHANNEL 5 - FLASHER (17 m $\Omega$ CHANNEL) (CONTINUED)                                                      | 1                       |      | II.  | II.  |                 |
| Open Load Current Threshold in ON State <sup>(33)</sup>                                                      | l <sub>OL</sub>         | 0.08 | 0.3  | 0.77 | Α               |
| Open Load Current Threshold in ON State with LED <sup>(34)</sup> $V_{OL} = V_{BAT} - 0.8 \text{ V}$          | I <sub>OLLED</sub>      | 4.0  | 10.0 | 20.0 | mA              |
| Current Sense Full Scale Range <sup>(35)</sup>                                                               | I <sub>CS FSR</sub>     | _    | 8.8  | _    | Α               |
| Severe Short-circuit Impedance Range <sup>(36)</sup>                                                         | R <sub>SC1(OUT5)</sub>  | 225  | _    | _    | mΩ              |
| SPARE FETOUT(OUT6) / FETIN (OUT1)                                                                            |                         |      |      |      |                 |
| FETOUT Output High Level @ I = 1.0 mA                                                                        | V <sub>H MAX</sub>      | 8.0  | _    | _    | V <sub>CC</sub> |
| FETOUT Output Low Level @ I = -1.0 mA                                                                        | V <sub>H MIN</sub>      | _    | 0.2  | 0.4  | V               |
| FETIN Input Full Scale Range Current                                                                         | I <sub>FETIN</sub>      | _    | 5.0  | _    | mA              |
| FETIN Input Clamp Voltage                                                                                    | V <sub>CLIN</sub>       |      |      |      | V               |
| I <sub>FET IN</sub> = 5.0 mA, CSNS open                                                                      |                         | 5.3  | _    | 13   |                 |
| Drop Voltage on FETIN (FETIN - CSNS)                                                                         | $V_{DRIN}$              |      |      |      | V               |
| I <sub>FETIN</sub> = 5.0 mA, 5.5 V > CSNS > 3.0 V                                                            |                         | 0.0  | _    | 0.4  |                 |
| FETIN Leakage Current When External Current Switch Sense Is Enabled                                          | I <sub>FETINLEAK</sub>  |      |      |      | μА              |
| 5.5 V > V <sub>FETIN</sub> > 0.0 V, CSNS open                                                                |                         | -1.0 | _    | 6.0  |                 |
| TEMPERATURE OF GND FLAG                                                                                      |                         |      |      |      |                 |
| Analog Temperature Feedback Range                                                                            | T <sub>FEED_RANGE</sub> | -40  | _    | 150  | °C              |
| Analog Temperature Feedback at T <sub>A</sub> = 25 °C with 5.0 k $\Omega$ > R <sub>CSNS</sub> > 500 $\Omega$ | V <sub>T_FEED</sub>     | 925  | 1000 | 1075 | mV              |
| Analog Temperature Feedback Derating with 5.0 k $\Omega$ > R <sub>CSNS</sub> > 500 $\Omega$ <sup>(36)</sup>  | V <sub>DT_FEED</sub>    | 10.9 | 11.3 | 11.7 | mV/°C           |
| Analog Temperature Feedback Precision (36)                                                                   | V <sub>DT_ACC</sub>     | -15  | _    | 15   | °C              |
| Analog Temperature Feedback Precision with calibration point at 25 °C <sup>(36)</sup>                        | V <sub>DT_ACC_CAL</sub> | -5.0 | _    | 5.0  | °C              |

#### Notes

- 33. OLLED5, bit D4 in SI data is set to [0].
- 34. OLLED5, bit D4 in SI data is set to [1].
- 35. For typical value of  $I_{CS FSR}$ ,  $I_{CSNS} = 5.0 \text{ mA}$ .
- 36. Parameter guaranteed by design; however, it is not production tested.

# **DYNAMIC ELECTRICAL CHARACTERISTICS**

# **Table 4. Dynamic Electrical Characteristics**

Characteristics noted under conditions 3.0 V  $\leq$  V<sub>CC</sub>  $\leq$  5.5 V, 7.0 V  $\leq$  V<sub>BAT</sub>  $\leq$  20 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                                                                                                                                                                                                 | Symbol                 | Min                 | Тур               | Max        | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------|-------------------|------------|------|
| POWER OUTPUTS TIMING (OUT1 TO OUT5)                                                                                                                                                                                                                                                            |                        |                     | .1                | .1         | I.   |
| Current Sense Valid Time (valid for resistive loads only), (37)  SR bit = 0  SR bit = 1                                                                                                                                                                                                        | t <sub>CSNS(VAL)</sub> | 0                   | 90<br>45          | 180<br>90  | μS   |
| Current Sense Settling Time on Resistive Load Only <sup>(37)</sup>                                                                                                                                                                                                                             | t <sub>CSNS(SET)</sub> | _                   | 10                | 30         | μS   |
| Current Sense Synchronization signal - typical validation time  SR bit = 0  SR bit = 1                                                                                                                                                                                                         | t <sub>SYNC(val)</sub> | 0                   | 100<br>50         | 200<br>100 |      |
| Driver Output Positive Slew Rate (30% to 70% @ V <sub>BAT</sub> = 14 V)  SR bit = 0  I <sub>OUT</sub> = 2.8 A for OUT1 and OUT5  I <sub>OUT</sub> = 5.5 A for OUT2, OUT3, and OUT4  SR bit = 1  I <sub>OUT</sub> = 0.7 A for OUT1 and OUT5                                                     | SR <sub>R</sub>        | 0.14<br>0.2<br>0.28 | 0.4<br>0.4<br>0.8 | 0.8<br>0.8 | V/μs |
| $I_{OUT} = 1.4 \text{ A for OUT2, OUT3, and OUT4}$                                                                                                                                                                                                                                             |                        | 0.4                 | 0.8               | 1.6        |      |
| Driver Output Negative Slew Rate (70% to 30% @ V <sub>BAT</sub> = 14 V)  SR bit = 0  I <sub>OUT</sub> = 2.8 A for OUT1 and OUT5  I <sub>OUT</sub> = 5.5 A for OUT2, OUT3, and OUT4                                                                                                             | SR <sub>F</sub>        | 0.14<br>0.2         | 0.4<br>0.4        | 0.8<br>0.8 | V/μs |
| SR bit = 1  I <sub>OUT</sub> = 0.7 A for OUT1 and OUT5  I <sub>OUT</sub> = 1.4 A for OUT2, OUT3, and OUT4                                                                                                                                                                                      |                        | 0.28<br>0.4         | 0.8<br>0.8        | 1.6<br>1.6 |      |
| Driver Output Matching Slew Rate (SR <sub>R</sub> /SR <sub>F</sub> ) (70% to 30% @ V <sub>BAT</sub> = 14 V @25 °C)<br>SR bit = 0: $I_{OUT}$ = 2.8 A for OUT1 and OUT5 and $I_{OUT}$ = 5.5 A for OUT2/3/4<br>SR bit = 1: $I_{OUT}$ = 0.7 A for OUT1 and OUT5 and $I_{OUT}$ = 1.4 A for OUT2/3/4 | ΔSR                    | 0.8<br>0.8          | 1.0<br>1.0        | 1.2<br>1.2 |      |
| Driver Output Turn-ON Delay (SPI ON Command [No PWM, $\overline{\text{CS}}$ Positive Edge] to Output = 50% V <sub>BAT</sub> @ V <sub>BAT</sub> = 14 V) (see <u>Figure 6</u> )                                                                                                                  | t <sub>DLYON</sub>     |                     |                   |            | μS   |
| SR bit = 0: $I_{OUT}$ = 2.8 A for OUT1 and OUT5 and $I_{OUT}$ = 5.5 A for OUT2/3/4 SR bit = 1: $I_{OUT}$ = 0.7 A for OUT1 and OUT5 and $I_{OUT}$ = 1.4 A for OUT2/3/4                                                                                                                          |                        | 65<br>35            | _<br>_            | 300<br>120 |      |
| Driver Output Turn-OFF Delay (SPI OFF command [ $\overline{CS}$ Positive Edge] to Output = 50% V <sub>BAT</sub> @ V <sub>BAT</sub> = 14 V) (see <u>Figure 6</u> )                                                                                                                              | t <sub>DLYOFF</sub>    |                     |                   |            | μS   |
| SR bit = 0: $I_{OUT}$ = 2.8 A for OUT1 and OUT5 and $I_{OUT}$ = 5.5 A for OUT2/3/4 SR bit = 1: $I_{OUT}$ = 0.7 A for OUT1 and OUT5 and $I_{OUT}$ = 1.4 A for OUT2/3/4                                                                                                                          |                        | 40<br>15            | _<br>_            | 110<br>80  |      |

## Notes

<sup>37.</sup> Not production tested. See <u>Figure 7, Current Sensing Time Delays</u>.

# **Table 4. Dynamic Electrical Characteristics**

Characteristics noted under conditions 3.0 V  $\leq$  V<sub>CC</sub>  $\leq$  5.5 V, 7.0 V  $\leq$  V<sub>BAT</sub>  $\leq$  20 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                                                                                                               | Symbol                 | Min         | Тур       | Max         | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------|-----------|-------------|------|
| POWER OUTPUTS TIMING (OUT1 TO OUT5) (CONTINUED)                                                                                                                              |                        |             |           |             |      |
| Driver Output Matching Time $(t_{DLY(ON)} - t_{DLY(OFF)})$ @ Output = 50% $V_{BAT}$ with $V_{BAT}$ = 14 V, $f_{PWM}$ = 240 Hz, $\delta_{PWM}$ = 50%, @25 °C                  | Δt <sub>RF</sub>       |             |           |             | μ\$  |
| SR bit = 0: I <sub>OUT</sub> = 2.8 A for OUT1 and OUT5 and I <sub>OUT</sub> = 5.5 A for OUT2/3/4                                                                             |                        | 10          | _         | 200         |      |
| SR bit = 1: $I_{OUT}$ = 0.7 A for OUT1 and OUT5 and $I_{OUT}$ = 1.4 A for OUT2/3/4                                                                                           |                        | 5.0         | _         | 70          |      |
| PWM MODULE                                                                                                                                                                   |                        |             |           |             |      |
| PWM Frequency Range                                                                                                                                                          | f <sub>PWM</sub>       | 60.0        | _         | 400         | Hz   |
| Clock Input Frequency Range                                                                                                                                                  | f <sub>CLK</sub>       | 7.68        | -         | 51.2        | kHz  |
| Output PWM Duty Cycle maximum range for 11 V <v<sub>BAT&lt;18 V<sup>(38), (39)</sup></v<sub>                                                                                 | PWM_MAX                | 4.0         | -         | 96          | %    |
| Output PWM Duty Cycle linear range for 11 V <v<sub>BAT&lt;18 V<sup>(40)</sup></v<sub>                                                                                        | PWM_LIN                | 5.5         | _         | 96          | %    |
| WATCHDOG TIMING                                                                                                                                                              |                        |             | •         |             |      |
| Watchdog Timeout (SPI Failure)                                                                                                                                               | t <sub>WDTO</sub>      | 50          | 75        | 100         | ms   |
| I/O PLAUSIBILITY CHECK TIMING                                                                                                                                                |                        |             |           |             |      |
| Fault Shutdown Delay Time (from Overtemperature or OCHI1 or OCHI2 or OCLO or UV Fault Detection to Output = 50% V <sub>BAT</sub> without round shaping feature for turn off) | t <sub>SD</sub>        | -           | 7.0       | 30          | μs   |
| High Overcurrent Threshold Time 1                                                                                                                                            | t <sub>1</sub>         |             |           |             | ms   |
| for OUT1 and OUT5                                                                                                                                                            |                        | 7.0         | 10        | 13.5        |      |
| for OUT2, OUT3, and OUT4                                                                                                                                                     |                        | 14          | 20        | 26          |      |
| High Overcurrent Threshold Time 2                                                                                                                                            | t <sub>2</sub>         |             |           |             | ms   |
| for OUT3 and OUT5                                                                                                                                                            |                        | 52.5<br>105 | 75<br>150 | 97.5<br>195 |      |
| for OUT2, OUT3, and OUT4  Autorestart Period                                                                                                                                 | t=====                 | 103         | 150       | 195         | ms   |
| for OUT1 and OUT5                                                                                                                                                            | t <sub>AUTORST</sub>   | 52.5        | 75        | 97.5        | 1110 |
| for OUT2, OUT3, and OUT4                                                                                                                                                     |                        | 105         | 150       | 195         |      |
| Autorestart Overcurrent Shutdown Delay Time                                                                                                                                  | t <sub>OCHI_AUTO</sub> |             |           |             | ms   |
| for OUT1 and OUT5                                                                                                                                                            |                        | 3.5         | 5.0       | 6.5         |      |
| for OUT2, OUT3, and OUT4                                                                                                                                                     |                        | 7.0         | 10.0      | 13.0        |      |
| Limp Home Input pin Deglicher Time                                                                                                                                           | t <sub>LIMP</sub>      | 7.0         | 10.0      | 13.0        | ms   |
| Cyclic Open Load Detection Timing with LED <sup>(41)</sup>                                                                                                                   | t <sub>OLLED</sub>     | 105         | 150       | 195         | ms   |
| Flasher Toggle Timeout                                                                                                                                                       | t <sub>FLASHER</sub>   | 1.4         | 2.3       | 3.0         | S    |
| Fog Toggle Timeout                                                                                                                                                           | t <sub>FOG</sub>       | 1.4         | 2.3       | 3.0         | s    |

#### Notes

- 38. Not production tested. See Figure 7, Current Sensing Time Delays.
- 39. The PWM ratio is measured at V<sub>OUT</sub> = 50% of V<sub>BAT</sub> in nominal range of PWM frequency (from 60 Hz to 400 Hz). It is possible to put the device fully on (PWM duty cycle = 100%) and fully off (PWM duty cycle = 0%). Between 4%-96%, OCHI<sub>1,2</sub>, OCLO and open load are available in ON state. See <u>Figure 6</u>, <u>Output Slew Rate and Time Delays</u>.
- 40. Linear range is defined by output duty cycle to SPI duty cycle configuration. For values outside linear duty cycle range, a calibration curve is available.
- 41. IOLLEDn bit (where "n" corresponds to respective outputs 1 through 5) in SI data is set to logic [1]. Refer to Table 8. Serial Input Address and Configuration Bit Map, page 25.

# **Table 4. Dynamic Electrical Characteristics**

Characteristics noted under conditions 3.0 V  $\leq$  V<sub>CC</sub>  $\leq$  5.5 V, 7.0 V  $\leq$  V<sub>BAT</sub>  $\leq$  20 V, -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C, GND = 0 V, unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25 °C under nominal conditions, unless otherwise noted.

| Characteristic                                                                   | Symbol                | Min | Тур | Max | Unit |
|----------------------------------------------------------------------------------|-----------------------|-----|-----|-----|------|
| I/O PLAUSIBILITY CHECK TIMING (CONTINUED)                                        | 1                     |     | 1   | •   |      |
| Ignition Toggle Timeout                                                          | t <sub>IGNITION</sub> | 1.4 | 2.3 | 3.0 | s    |
| Clock Input Low Frequency Detection Range                                        | f <sub>LCLK DET</sub> | 1.0 | 2.0 | 4.0 | kHz  |
| Clock Input High Frequency Detection Range                                       | f <sub>HCLK DET</sub> | 100 | 200 | 400 | kHz  |
| SPI INTERFACE CHARACTERISTICS                                                    | 1                     |     |     |     |      |
| Maximum Frequency of SPI Operation                                               | f <sub>SPI</sub>      | _   | _   | 3.0 | MHz  |
| Rising Edge of CSB to Falling Edge of CSB (Required Setup Time) <sup>(42)</sup>  | t <sub>CSB</sub>      | -   | -   | 1.0 | us   |
| Falling Edge of CSB to Rising Edge of SCLK (Required Setup Time) <sup>(42)</sup> | t <sub>LEAD</sub>     | _   | -   | 500 | ns   |
| Required High State Duration of SCLK (Required Setup Time) <sup>(42)</sup>       | t <sub>WSCLKH</sub>   | _   | _   | 167 | ns   |
| Required Low State Duration of SCLK (Required Setup Time) <sup>(42)</sup>        | t <sub>WSCLKL</sub>   | _   | _   | 167 | ns   |
| Falling Edge of SCLK to Rising Edge of CSB (Required Setup Time) <sup>(42)</sup> | t <sub>LAG</sub>      | _   | 50  | 167 | ns   |
| SI to Falling Edge of SCLK (Required Setup Time) <sup>(43)</sup>                 | t <sub>SI(SU</sub>    | _   | 25  | 83  | ns   |
| Falling Edge of SCLK to SI (Required Setup Time) <sup>(43)</sup>                 | t <sub>SIHOLD</sub>   | _   | 25  | 83  | ns   |
| SO Rise Time                                                                     | t <sub>RSO</sub>      |     |     |     | ns   |
| C <sub>L</sub> = 80 pF                                                           |                       | _   | 25  | 50  |      |
| SO Fall Time                                                                     | t <sub>FSO</sub>      |     |     |     | ns   |
| $C_L = 80 pF$                                                                    |                       | _   | 25  | 50  |      |
| SI, CSB, SCLK Incoming Signal Rise Time <sup>(43)</sup>                          | t <sub>RSI</sub>      | -   | _   | 50  | ns   |
| SI, CSB, SCLK Incoming Signal Fall Time <sup>(43)</sup>                          | t <sub>FSI</sub>      | _   | _   | 50  | ns   |
| Time from Falling Edge of SCLK to SO Low-impedance <sup>(44)</sup>               | t <sub>SO(EN)</sub>   | _   | _   | 145 | ns   |
| Time from Rising Edge of SCLK to SO High-impedance <sup>(45)</sup>               | t <sub>SO(DIS)</sub>  | ı   | 65  | 145 | ns   |

#### Notes

- 42. Maximum setup time required for the 06XS3517 is the minimum guaranteed time needed from the microcontroller.
- 43. Rise and Fall time of incoming SI,  $\overline{CS}$ , and SCLK signals suggested for design consideration to prevent the occurrence of double pulsing.
- 44. Time required for output status data to be available for use at SO. 1.0  $k\Omega$  on pull-up on CSB.
- 45. Time required for output status data to be terminated at SO. 1.0 k $\Omega$  on pull-up on CSB.

# **TIMING DIAGRAMS**



Figure 4. Input Timing Switching Characteristics



Figure 5. SCLK Waveform and Valid SO Data Delay Time



Figure 6. Output Slew Rate and Time Delays



Figure 7. Current Sensing Time Delays

#### **FUNCTIONAL DESCRIPTION**

#### INTRODUCTION

The 06XS3517 is designed for low-voltage automotive and industrial lighting applications. Its five low  $R_{DS(ON)}$  MOSFETs (three 6.0 m $\Omega$  and two 16 m $\Omega$ ) can control the high sides of

five separate resistive loads (bulbs). Programming, control, and diagnostics are accomplished using a 16-bit SPI interface.

#### **FUNCTIONAL PIN DESCRIPTION**

#### **SUPPLY VOLTAGE (VBAT)**

The VBAT pin of the 06XS3517 is the power supply of the device. In addition to its supply function, this tab contributes to the thermal behavior of the device by conducting the heat from the switching MOSFETs to the printed circuit board.

# **SUPPLY VOLTAGE (VCC)**

This is an external voltage input pin used to supply the digital portion of the circuit and the gate driver of the external smart MOSFET.

# **GROUND (GND)**

This pin is the ground of the device.

# **CLOCK INPUT / WAKE-UP OUTPUT (CLOCK)**

When the part is in Normal mode ( $\overline{RST}$ =1), the PWM frequency and timing are generated from the rising edge of clock input by the PWM module. The clock input frequency is the selectable factor  $2^7$  = 128 or  $2^8$  = 256 of the PWM frequency per output, depending PR bit value.

The OUT1:6 can be controlled in the range of 4% to 96% with a resolution of 7 bits of the duty cycle (bits D[6:0]).

Figure 5 describes the PWM resolution.

Table 5. PWM Resolution

| On/Off<br>(Bit D7) | Duty cycle (7 bits resolution) | Output state           |
|--------------------|--------------------------------|------------------------|
| 0                  | X                              | OFF                    |
| 1                  | 0000000                        | PWM (1/128 duty cycle) |
| 1                  | 000001                         | PWM (2/128 duty cycle) |
| 1                  | 0000010                        | PWM (3/128 duty cycle) |
| 1                  | 1111111                        | fully ON               |

The timing includes four programmable PWM switching phases (0 $^{\circ}$ , 90 $^{\circ}$ , 180 $^{\circ}$ , and 270 $^{\circ}$ ) to improve overall EMC behavior of the light module.

As an example: When the load currents have equal amplitude, the amplitude of the input current is divided by four, while the ripple frequency is 4 times the original. The two following pictures illustrate this behavior.





The synchronization of the switching phases between different IC is provided by a SPI command in combination with the CSB input. The bit in the SPI is called PWM sync (initialization register).

In Normal mode, no PWM feature (100% duty cycle) is provided in the following instances:

- With the following SPI configuration: D7:D0=FF.
- In case of clock input signal failure (out of fPWM), the outputs state depends of D7 bit value (D7=1=ON) in Normal mode.

In Fail mode, the ouputs state depend on IGN, FLASHER, and FOG pins.

If RSTB=0, this pin reports the wake-up event for wake=1 when VBAT and VCC are in operational voltage range.

# LIMP HOME INPUT (LIMP)

The Fail mode of the component can be activated by this digital input port. The signal is "high active", meaning the Fail mode can be activated by a logic high signal at the input.

# **IGNITION INPUT (IGN)**

The ignition input wakes the device. It also controls the Fail mode activation. The signal is "high active", meaning the component is active in case of a logic high at the input.

# **FLASHER INPUT (FLASHER)**

The flasher input wakes the device. It also controls the Fail Mode activation. The signal is "high active", meaning the component is active in case of a logic high at the input.

# FOG INPUT (FOG)

The fog input wakes the device. It also controls the Fail Mode activation. The signal is "high active", meaning the component is active in case of a logic high at the input.

# **RESET INPUT (RSTB)**

This input wakes the device when the RSTB pin is at logic [1]. It is also used to initialize the device configuration and the SPI faults registers when the signal is low. All SI/SO registers described <u>Table 8</u> and <u>Table</u> are reset. The fault management is not affected by RSTB (see <u>Figure 2</u>).

# **CURRENT SENSE OUTPUT (CSNS)**

The current sense output pin is an analog current output or a voltage proportional to the temperature on the GND flag. The routing to the external resistor is SPI programmable.

This current sense monitoring may be synchronized in case of the OUT6 is not used. The CSNS output is valid after a rising edge on the FETOUT pin (after  $t_{\text{sync}(\text{val})}$  s.) if the CSNS sync SPI bit was set to logic [0] and remains valid till a falling edge is generated. Connection of the FETOUT pin to a MCU input pin allows the MCU to sample the CSNS pin during a valid time slot. Since this falling edge is generated at the end of this time slot, upon a switch-off command, this feature may be used to implement maximum current control.

#### **CHARGE PUMP (CP)**

An external capacitor must be connected between the CP and the VBAT pin. It is used as a tank for the internal charge pump. Its value is 100 nF  $\pm 20\%$ , 25 V maximum.

#### **FETOUT OUTPUT (FETOUT)**

This output pin can be used to control an external smart MOSFET (OUT6) at a logic level (1=ON, 0=OFF).

The high level of the FETOUT Output is  $V_{CC}$ , if  $V_{BAT}$  and  $V_{CC}$  are available, in case FETOUT is a controlled ON.

FETOUT is not protected if there is a short-circuit or undervoltage on VBAT.

In case of a reverse battery, OUT6 is OFF.

# **FETIN INPUT (FETIN)**

This input pin receives the current recopy from an external smart MOSFET. It can be routed on CSNS output by a SPI command.

#### SPI PROTOCOL DESCRIPTION

The SPI interface has a full-duplex, three-wire, synchronous data transfer with four I/O lines associated with it: Serial Clock (SCLK), Serial Input (SI), Serial Output (SO), and Chip Select (CSB).

The SI/SO pins of the 06XS3517 device follow a first-in, first-out (D15 to D0) protocol, with both input and output words transferring the most significant bit (MSB) first. All inputs are compatible with 3.3 V and 5.0 V CMOS logic levels, supplied by  $V_{\rm CC}$ .

The SPI lines perform the following functions:

#### **SERIAL CLOCK (SCLK)**

The SCLK pin clocks the internal shift registers of the 06XS3517 device. The SI pin accepts data into the input shift register on the falling edge of the SCLK signal, while the SO pin shifts data information out of the SO line driver on the rising edge of the SCLK signal. It is important that the SCLK pin be in a logic low state whenever CSB makes any transition. For this reason, it is recommended the SCLK pin be in a logic [0] whenever the device is not accessed (CSB logic [1] state). SCLK has a passive pull-down,  $R_{\rm DWN}$ . When CSB is logic [1], signals at the SCLK and SI pins are ignored, and SO is tri-stated (high-impedance) (see Figure 8).



- 1. D15: D0 relate to the most recent ordered entry of data into the device.
- 2. OD15: OD0 relate to the first 16 bits of ordered fault and status data out of the device.

Figure 8. Single 16-Bit Word SPI Communication

# **SERIAL INPUT (SI)**

The SI pin is a serial interface command data input pin. Each SI bit is read on the falling edge of SCLK. A 16-bit stream of serial data is required on the SI pin, starting with D15 to D0. SI has a passive pull-down, R<sub>DOWN</sub>.

# **SERIAL OUTPUT (SO)**

The SO data pin is a tri-stateable output from the shift register. The SO pin remains in a high-impedance state until the CSB pin is put into a logic [0] state. The SO data is capable of reporting the status of the output, the device configuration, and the state of the key inputs. The SO pin changes state on the rising edge of SCLK and reads out on the falling edge of SCLK.

# CHIP SELECT (CS)

The CSB pin enables communication with the master device. When this pin is in a logic [0] state, the device is capable of transferring information to, and receiving information from, the master device. The 06XS3517 device latches in data from the Input Shift registers to the addressed registers on the rising edge of CSB. The device transfers status information from the power output to the Shift register on the falling edge of CSB. The SO output driver is enabled when CSB is logic [0]. CSB should transition from a logic [1] to a logic [0] state only when SCLK is a logic [0]. CSB has a passive pull-up,  $R_{\rm LIP}$ .

# **FUNCTIONAL DEVICE OPERATION**

# **OPERATION MODES**

#### **SLEEP MODE**

The Sleep mode is the default mode of the 06XS3517. This is the state of the device after first applying battery voltage ( $V_{BAT}$ ) and prior to any I/O transitions. This is also the state of the device when IGN, FOG, FLASHER, and RSTB are logic [0] (wake=0). In the Sleep mode, the outputs and all internal circuitry are OFF to minimize current draw. In addition, all SPI-configurable features of the device are reset. The 06XS3517 will transit to two modes (Normal and Fail) depending on wake and fail signals (see Fig13).

The transition to the other modes is according following signals:

- Wake = IGN or IGN\_ON or FLASHER or FLASHER\_ON or RSTB or FOG or FOG\_ON
- Fail = VCC fail or SPI fail or External limp

#### NORMAL MODE

The 06XS3517 is in Normal mode when:

- Wake = 1
- Fail = 0

In Normal operating mode the power outputs are under full control of the SPI as follows:

- The outputs 1 to 6, including multiphase timing and selectable slew-rate, are controlled by the programmable PWM module.
- The outputs 1 to 5 are switched OFF in case of an undervoltage on VBAT.
- The outputs 1 to 5 are protected by the selectable overcurrent double window and overtemperature shutdown circuit.
- The digital diagnosis feature transfers status of the smart outputs via the SPI.
- The analog current sense output (current recopy feature) can be routed by the SPI.
- The outputs 1 and 5 can be configured to control LED loads.
- The SPI reports NM=1 in this mode.

The figure below describes the PWM, outputs and overcurrent behavior in Normal mode.



# **FAIL MODE**

The 06XS3517 is in Fail mode when:

- Wake = 1
- Fail = 1.

In Fail mode:

- The outputs are under control of external pins (see <u>Table 6</u>)
- The outputs are fully protected in case of an overload, overtemperature and undervoltage (on VBAT or on VCC).
- The SPI reports continuously the content of address 11 (Initialization register), regardless previously requested output data word.
- · Analog current sense is not available.
- · Output 2 is configured in Xenon mode.
- In case of an overload (OCHI2 or OCLO) conditions or undervoltage on VBAT, the outputs are under control of autorestart feature.
- In case of serious overload condition (OCHI1 or OT) the corresponding output is latched OFF until a new wakeup event (wake=0 then 1).



Table 6. Output States During Limp Home

| Output 1      | Output 2 | Output 3  | Output 4  | Output 5    | External Switch |
|---------------|----------|-----------|-----------|-------------|-----------------|
| Parking Light | Low Beam | High Beam | Fog Light | Flasher     | Spare           |
| IGN Pin       | IGN Pin  | OFF       | FOG Pin   | FLASHER Pin | OFF             |

#### **AUTORESTART STRATEGY**

The autorestart circuitry is used to supervise the outputs and reactivate high side switches in cases of overload or undervoltage failure conditions, to provide a high availability of the outputs.

Autorestart feature is available in Fail mode (after loss of SPI communication). Autorestart is activated in case of overload condition (OCHI2 or OCLO) or undervoltage condition on VBAT (see Figure 12).

The autorestart periodically switches ON the outputs. During ON state of the switch OCHI1 window is enabled for tochi Auto, then after the output is protected by OCLO.



Figure 9. Overcurrent window in case of Autorestart

In case of OCHI1 or OT, the channel is latched OFF until wake-up (wake=0 then 1).

In case of OCLO or undervoltage, the output is switched OFF and turned On again automatically after the autorestart period (150 ms for 6.0 mOhm channels or 75 ms for 17 mOhm channels).

In case of an undervoltage in Fail mode, the outputs 1 to 5 will be latched off. The corresponding output is switched on only after the autorestart period ( $t_{AUTORST-T1}$ ) or  $t_{AUTORST-T2}$ ).

The Autorestart is not limited in time.

#### TRANSITION FAIL TO NORMAL MODE

To leave Fail mode, the fail condition must be removed (fail=0). The microcontroller has to toggle the SPI D10 bit (0 to 1) to reset the watchdog bit (WD); the other bits are not considered. The previous latched faults are reset by the transition into Normal mode.

#### TRANSITION NORMAL TO FAIL MODE

To leave the Normal mode, a fail condition must occur (fail=1). The previous latched faults are reset by the transition into Fail mode.

If the SI is shorted to VDD, the device transmits to Fail Safe mode until the WD bit toggles through the SPI (from [0] to [1]).

All settings are according to predefined values (all bits set to logic [0]).

#### START-UP SEQUENCE

The 06XS3517 enters in Normal mode after start-up if following sequence is provided:

- VBAT and VCC power supplies must be above their undervoltage thresholds (Sleep mode).
- generate wake up event (wake=1) from 0 to 1 on RSTB. The device switches to Normal mode.
- apply PWM clock after maximum 200 μs (min 50 μs).
- send SPI command to the Device status register to clear the clock fail flag to enable the PWM module to start.

Figure 10 describes the wake-up block diagram.

#### **POWER OFF MODE**

The 06XS3517 is in Power OFF mode when the battery voltage is below  $V_{BATPOR[1,2]}$  thresholds. For more details, refer to Loss of VBAT.



#### Notes:

\* only available in case of a Vcc fail condition
wake = (RSTB = 1) OR (IGN\_ON = 1) OR (Flasher\_ON = 1) OR (FOG\_ON = 1)
fail = (VCC\_fail = 1) OR (SPI\_fail = 1) OR (ext\_limp = 1)

Figure 10. Operating Modes State Machine



Figure 11. Wake-up Block Diagram

#### LOGIC COMMANDS AND REGISTERS

#### **SERIAL INPUT COMMUNICATION**

SPI communication compliant to 3.3 V and 5.0 V is accomplished using 16-bit messages. A message is transmitted by the master starting with the MSB, D15, and ending with the LSB, D0. Each incoming command message on the SI pin can be interpreted using the bit assignment described in <a href="Table 7">Table 7</a>. The 5 bits D15:D11, called register address bits, are used to select the command register. Bit D10 is the watchdog bit. The remaining 10 bits, D9:D0, are used to configure and control the output and its protection features. Multiple messages can be transmitted in succession to accommodate those applications where daisy chaining is desirable or to confirm transmitted data as long as the messages are all multiples of 16 bits. Any attempt made to latch in a message that is not 16 bits will be ignored.

All SPI registers are reset (all bit equal 0) in case of RSTB equal 0 or fail mode (Fail=1).

Table 7. SI Message Bit Assignment

| Bit Sig | SI Msg Bit | Message Bit Description                                                               |
|---------|------------|---------------------------------------------------------------------------------------|
| MSB     | D15:D11    | Register address bits.                                                                |
|         | D10        | Watchdog in: toggled to satisfy watchdog requirements.                                |
| LSB     | D9:D0      | Used to configure inputs, outputs, device protection features, and SO status content. |

#### **DEVICE REGISTER ADDRESSING**

The register addresses (D15:D11) and the impact of the serial input registers on device operation are described in this section. <u>Table 8</u> summarizes the SI registers.

Table 8. Serial Input Address and Configuration Bit Map

|                               |         | SI      | Addr    | ess     |         |     |              |        |       |             | SI Da | ta           |              |              |              |              |
|-------------------------------|---------|---------|---------|---------|---------|-----|--------------|--------|-------|-------------|-------|--------------|--------------|--------------|--------------|--------------|
| SI Register                   | D1<br>5 | D1<br>4 | D1<br>3 | D1<br>2 | D1<br>1 | D10 | D9           | D8     | D7    | D6          | D5    | D4           | D3           | D2           | D1           | D0           |
| Initialization                | 0       | 0       | 0       | 0       | 0       | WD  | 0            | 0      | FOGen | PWM<br>sync | Xenon | MUX2         | MUX1         | MUX0         | SOA1         | SOA0         |
| Config OL                     | 0       | 0       | 0       | 0       | 1       | WD  | 05           | 0      | 0     | 0           | 0     | OLLED5       | OLLED4       | OLLED3       | OLLED2       | OLLED1       |
| Config<br>Prescaler           | 0       | 0       | 0       | 1       | 0       | WD  | 0            | PR1    | PR2   | PR3         | 0     | 0            | 0            | PR4          | PR5          | PR6          |
| Config SR                     | 0       | 0       | 0       | 1       | 0       | WD  | 1            | SR1    | SR2   | SR3         | 0     | 0            | 0            | SR4          | SR5          | 0            |
| Config CSNS                   | 0       | 0       | 0       | 1       | 1       | WD  | CSNS<br>sync | 0      | 0     | 0           | 0     | NO_OC<br>HI5 | NO_OC<br>HI4 | NO_OC<br>HI3 | NO_OC<br>HI2 | NO_OC<br>HI1 |
| Control<br>OUT1               | 0       | 1       | 0       | 0       | 1       | WD  | Phase2       | Phase1 | ONoff | PWM6        | PWM5  | PWM4         | PWM3         | PWM2         | PWM1         | PWM0         |
| Control<br>OUT2               | 0       | 1       | 0       | 1       | 0       | WD  | Phase2       | Phase1 | ONoff | PWM6        | PWM5  | PWM4         | PWM3         | PWM2         | PWM1         | PWM0         |
| Control<br>OUT3               | 0       | 1       | 0       | 1       | 1       | WD  | Phase2       | Phase1 | ONoff | PWM6        | PWM5  | PWM4         | PWM3         | PWM2         | PWM1         | PWM0         |
| Control<br>OUT4               | 0       | 1       | 1       | 0       | 0       | WD  | Phase2       | Phase1 | ONoff | PWM6        | PWM5  | PWM4         | PWM3         | PWM2         | PWM1         | PWM0         |
| Control<br>OUT5               | 0       | 1       | 1       | 0       | 1       | WD  | Phase2       | Phase1 | ONoff | PWM6        | PWM5  | PWM4         | PWM3         | PWM2         | PWM1         | PWM0         |
| Control<br>External<br>Switch | 0       | 1       | 1       | 1       | 0       | WD  | Phase2       | Phase1 | ONoff | PWM6        | PWM5  | PWM4         | PWM3         | PWM2         | PWM1         | PWM0         |
| RESET                         | Х       | Х       | Х       | Х       | Х       | 0   | 0            | 0      | 0     | 0           | 0     | 0            | 0            | 0            | 0            | 0            |

Note: testmode address used only by FSL is D[15:11]=01111 with RSTB pin voltage higher than 8.0 V typ.

X = Don't care and 0 = need to rewrite logic "0"

#### ADDRESS 00000—INITIALIZATION

The Initialization register is used to read the various statuses, choose one of the six outputs current recopy, load the H7 bulbs profile for OUT2 only, enable the FOG pin and synchronize the switching phases between different devices. The register bits D1 and D0 determine the content of the 16 bits of the next SO data. (Refer Serial Output Communication (Device Status Return Data)) Table\_describes the register of initialization.

The watchdog timeout is specified by twDTO parameter. As long as the WD bit (D10) of an incoming SPI message is toggled within the minimum watchdog timeout period (WDTO), the device will operate normally. If an internal watchdog timeout occurs before the WD bit is toggled, the device will revert to Fail mode. All registers are cleared. To exit the Fail mode, send valid SPI communication with WD bit = 1.

Table 9. Initialization Register

|     | S   | I Addres | ess SI Data |     |     |    |    |       |             |       |      |      |      |      |      |
|-----|-----|----------|-------------|-----|-----|----|----|-------|-------------|-------|------|------|------|------|------|
| D15 | D14 | D13      | D12         | D11 | D10 | D9 | D8 | D7    | D6          | D5    | D4   | D3   | D2   | D1   | D0   |
| 0   | 0   | 0        | 0           | 0   | WD  | 0  | 0  | FOGen | PWM<br>sync | Xenon | MUX2 | MUX1 | MUX0 | SOA1 | SOA0 |

D6 (PWM sync) = 0, No synchronization

D6 (PWM sync) = 1, Synchronization on CSB positive edge

D5 ( $\overline{\text{Xenon}}$ ) = 0, Xenon

D5 (Xenon) = 1, H7 Bulb

D7 (FOGen) = 0, FOG pin does not control the output 4

D7 (FOGen) = 1, FOG input controls the output 4

D4, D3, D2 (MUX2, MUX1, MUX0) = 000, No current sense

D4, D3, D2 (MUX2, MUX1, MUX0) = 001, OUT1 current sense

D4, D3, D2 (MUX2, MUX1, MUX0) = 010, OUT2 current sense

D4, D3, D2 (MUX2, MUX1, MUX0) = 011, OUT3 current sense

D4, D3, D2 (MUX2, MUX1, MUX0) = 100, OUT4 current sense

D4, D3, D2 (MUX2, MUX1, MUX0) = 101, OUT5 current sense

D4, D3, D2 (MUX2, MUX1, MUX0) = 110, External Switch current sense

D4, D3, D2 (MUX2, MUX1, MUX0) = 111, Temperature analog feedback

# ADDRESS 00001—CONFIGURATION OL

The Configuration OL register is used to enable the open load detection for LEDs in Normal mode (OLLEDn in <u>Table 8</u>) and to active the LED Control.

When bit D0 is set to logic [1], the open load detection circuit for LED is activated for output 1. When bit D0 is set to logic [0], open load detection circuit for standard bulbs is activated for output 1.

When bit D5 is set to logic [1], the LED Control is activated for output 1.

# ADDRESS 00010—CONFIGURATION PRESCALER AND SR

Two configuration registers are available at this address. The Configuration Prescaler when D9 bit is set to logic [0] and Configuration SR when D9 bit is set to logic [1].

The Configuration Prescaler register is used to enable the PWM clock prescaler per output. When the corresponding PR bit is set to logic [1], the clock prescaler (reference clock divided by 2) is activated for the dedicated output.

The SR Prescaler register is used to increase the output slew rate by a factor of 2. When the corresponding SR bit is set to logic [1], the output switching time is divided by 2 for the dedicated output.

#### ADDRESS 00011—CONFIGURATION CSNS

The Configuration Current Sense register is used to disable the high overcurrent shutdown phase (OCHI1 and OCHI2 dynamic levels) in order to activate immediately the current sense analog feedback.

When bit D9 is set to logic [1], the current sense synchronization signal is reported on FETOUT output pin.

When the corresponding NO\_OCHI bit is set to logic [1], the output is only protected with OCLO level. The current sense is immediately available if it is selected through the SPI, as described in <a href="Figures 13">Figures 13</a>. The NO\_OCHI bit per output is automatically reset at each corresponding ON/OFF bit transition from logic [1] to [0], and in case of overtemperature or overcurrent fault. All NO\_OCHI bits are also reset in case of undervoltage fault detection.

#### ADDRESS 01001—CONTROL OUT1

Bits D9 and D8 control the switching phases as shown in Table 10.

Table 10. Switching Phases

| D9:D8 | PWM Phase |
|-------|-----------|
| 00    | 0°        |
| 01    | 90°       |
| 10    | 180°      |
| 11    | 270°      |

Bit D7 at logic [1] turns ON OUT1. OUT1 is turned OFF with bit D7 at logic [0]. This register allows the master to control the duty cycle and the switching phases of OUT1. The duty cycle resolution is given by bits D6:D0.

D7 = 0, D6:D0 = XX output OFF.

D7 = 1, D6:D0 = 00 output ON during 1/128.

D7 = 1, D6:D0 = 1A output ON during 27/128 on PWM period.

D7 = 1, D6:D0 = 7F output continuous ON (no PWM).

#### ADDRESS 01010—CONTROL OUT2

Same description as OUT1.

#### ADDRESS 01011—CONTROL OUT3

Same description as OUT1.

#### ADDRESS 01100—CONTROL OUT4

Same description as OUT1.

#### ADDRESS 01101—CONTROL OUT5

Same description as OUT1.

#### ADDRESS 01110—CONTROL EXTERNAL SWITCH

Same description as OUT1.

#### ADDRESS 01111 — TEST MODE

This register is reserved for test and is not available with the SPI during normal operation.

# SERIAL OUTPUT COMMUNICATION (DEVICE STATUS RETURN DATA)

When the CSB pin is pulled low, the output register is loaded. Meanwhile, the data is clocked out MSB first as the

new message data is clocked into the SI pin. The first 16 bits of data clocking out of the SO, and following a CSB transition, is dependant upon the previously written SPI word (SOA1 and SOA0 defined in the last SPI initialization word).

Any bits clocked out of the SO pin after the first 16 will be representative of the initial message bits clocked into the SI pin since the CSB pin first transitioned to a logic [0]. This feature is useful for daisy chaining devices.

A valid message length is determined following a CSB transition of logic [0] to logic [1]. If the message length is valid, the data is latched into the appropriate registers. A valid message length is a multiple of 16 bits. At this time, the SO pin is tri-stated and the fault status register is now able to accept new fault status information.

The output status register correctly reflects the status of the Initialization-selected register data at the time that the CSB is pulled to a logic [0] during SPI communication and/or for the period of time since the last valid SPI communication, with the following exceptions:

- The previous SPI communication was determined to be invalid. In this case, the status will be reported as though the invalid SPI communication never occurred.
- Battery transients below 6.0 V, resulting in an undervoltage shutdown of the outputs, may result in incorrect data loaded into the status register.

#### SERIAL OUTPUT BIT ASSIGNMENT

The contents of bits OD15:OD0 depend on bits D1:D0 from the most recent initialization command SOA[1:0] (refer to <u>Table 8</u>), and as explained in the paragraphs that follow.

The register bits are reset by a read operation and also if the fault is removed.

<u>Table 11</u> summarizes the SO register content. Bit OD10 reflects Normal mode (NM).

| Table 11.   | Serial | Output | Bit Mai | Description   |
|-------------|--------|--------|---------|---------------|
| I able I I. |        | Outbu  |         | J DESCHIDLIOH |

| Status/             | Prev<br>SI E |          |          |          |      |      |      |          |     | so   | O Data |      |     |          |            |                 |            |               |
|---------------------|--------------|----------|----------|----------|------|------|------|----------|-----|------|--------|------|-----|----------|------------|-----------------|------------|---------------|
| Mode                | SO<br>A1     | SO<br>A0 | OD1<br>5 | OD1<br>4 | OD13 | OD12 | OD11 | OD1<br>0 | OD9 | OD8  | OD7    | OD6  | OD5 | OD4      | OD3        | OD2             | OD1        | OD0           |
| Fault<br>Status     | 0            | 0        | 0        | 0        | UVF  | OTW  | OTS  | NM       | OL5 | OVL5 | OL4    | OVL4 | OL3 | OVL<br>3 | OL2        | OVL2            | OL1        | OVL1          |
| Overloa<br>d Status | 0            | 1        | 0        | 1        | UVF  | OTW  | OTS  | NM       | OC5 | OTS5 | OC4    | OTS4 | OC3 | OTS<br>3 | OC2        | OTS2            | OC1        | OTS1          |
| Device<br>Status    | 1            | 0        | 1        | 0        | UVF  | OTW  | OTS  | NM       | 0   | OV   | Х      | Х    | Х   | RC       | FOG<br>pin | FLASHE<br>R pin | IGN<br>pin | CLOCK<br>fail |
| Output<br>Status    | 1            | 1        | 1        | 1        | UVF  | OTW  | OTS  | NM       | 0   | 0    | 0      | 0    | 0   | OUT<br>5 | OUT4       | OUT3            | OUT<br>2   | OUT1          |
| Reset               | Х            | Х        | 0        | 0        | 0    | 0    | 0    | 0        | 1   | 0    | 0      | 0    | 0   | 0        | 0          | 0               | 0          | 0             |

X = Don't care

# PREVIOUS ADDRESS SOA[1:0]=00

If the previous two LSBs are 00, bits OD15:OD0 reflect the fault status (<u>Table 11</u>).

#### Table 12. Fault Status

| OD15 | OD14 | OD13 | OD12 | OD11 | OD10 | OD9 | OD8  | OD7 | OD6  | OD5 | OD4  | OD3 | OD2  | OD1 | OD0  |
|------|------|------|------|------|------|-----|------|-----|------|-----|------|-----|------|-----|------|
| 0    | 0    | UVF  | OTW  | OTS  | NM   | OL5 | OVL5 | OL4 | OVL4 | OL3 | OVL3 | OL2 | OVL2 | OL1 | OVL1 |

OD13 (UVF) = Undervoltage Flag on  $V_{BAT}$ 

OD12 (OTW) = Overtemperature Prewarning Flag

OD11 (OTS) = Overtemperature Flag for all outputs

OD10 (NM) = Normal mode

OD9, OD7, OD5, OD3, OD1 (OL5, OL4, OL3, OL2, OL1) = Open Load Flag at Outputs 5 through 1, respectively.

OD8, OD6, OD4, OD2, OD0 (OVL5, OVL4, OVL3, OVL2, OVL1) = Overload Flag for Outputs 5 through 1, respectively. This corresponds to OCHI or OCLO faults.

Note

A logic [1] at bits OD9:OD0 indicates a fault. If there is no fault, bits OD9:OD0 are logic [0].

OVL=OCHI1+OCHI2+OCLO

# PREVIOUS ADDRESS SOA[1:0]=01

If the previous two LSBs are 01, bits OD15:OD0 reflect the temperature status (Table 13).

#### Table 13. Overload Status

| OD15 | OD14 | OD13 | OD12 | OD11 | OD10 | OD9 | OD8  | OD7 | OD6  | OD5 | OD4  | OD3 | OD2  | OD1 | OD0  |
|------|------|------|------|------|------|-----|------|-----|------|-----|------|-----|------|-----|------|
| 0    | 1    | UVF  | OTW  | OTS  | NM   | OC5 | OTS5 | OC4 | OTS4 | OC3 | OTS3 | OC2 | OTS2 | OC1 | OTS1 |

OD13 (UVF) = Undervoltage Flag on  $V_{BAT}$ 

OD12 (OTW) = Overtemperature Prewarning Flag

OD11 (OTS) = Overtemperature Flag for all outputs

OD10 (NM) = Normal mode

OD9, OD7, OD5, OD3, OD1 (OC5, OC4, OC3, OC2, OC1) = High Overcurrent Shutdown Flag for Outputs 5 through 1, respectively OD8, OD6, OD4, OD2, OD0 (OTS5, OTS4, OTS3, OTS2, OTS1) = Overtemperature Flag for Outputs 5 through 1, respectively

Note

A logic [1] at bits OD9:OD0 indicates a fault. If there is no fault, bits OD9:OD0 are logic [0].

OC=OCHI1+OCHI2

# PREVIOUS ADDRESS SOA[1:0]=10

If the previous two LSBs are 10, bits OD15:OD0 reflect the status of the 06XS3517 (Table 14).

#### Table 14. Device Status

| OD15 | OD14 | OD13 | OD12 | OD11 | OD10 | OD9 | OD8 | OD7 | OD6 | OD5 | OD4 | OD3 | OD2     | OD1     | OD0  |
|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|---------|---------|------|
| 1    | 0    | UVF  | OTW  | OTS  | NM   | 0   | 0V  | Х   | Х   | Χ   | RC  | FOG | FLASHER | IGN pin |      |
|      |      |      |      |      |      |     |     |     |     |     |     | pin | pin     |         | fail |

OD13 (UVF) = Undervoltage Flag on  $V_{BAT}$ 

OD12 (OTW) = Overtemperature Prewarning Flag

OD11 (OTS) = Overtemperature Flag for all outputs

OD10 (NM) = Normal mode

OD8 (Overvoltage) = Overvoltage Flag on V<sub>BAT</sub> in real time

OD4 (RC) = Logic [0] indicates a Front Penta Device. Logic [1] indicates a Rear Penta Device

OD3 (FOG pin) = indicates the FOG pin state

OD2 (FLASHER pin) = Indicates the FLASHER pin state in real time

OD1 (IGN pin) = Indicates the IGN pin state in real time

OD0 (CLOCK fail) = Logic [1], which indicates a clock failure. The content of this bit is reset by read operation.

# PREVIOUS ADDRESS SOA[1:0]=11

If the previous two LSBs are 11, bits OD15:OD0 reflect the status of the 06XS3517 (Table 14).

Table 15. Output Status

| OD15 | OD14 | OD13 | OD12 | OD11 | OD10 | OD9 | OD8 | OD7 | OD6 | OD5 | OD4  | OD3  | OD2  | OD1  | OD0  |
|------|------|------|------|------|------|-----|-----|-----|-----|-----|------|------|------|------|------|
| 1    | 0    | UVF  | OTW  | OTS  | NM   | 0   | 0   | 0   | 0   | 0   | OUT5 | OUT4 | OUT3 | OUT2 | OUT1 |

OD13 (UVF) = Undervoltage Flag on  $V_{BAT}$ 

OD12 (OTW) = Overtemperature Prewarning Flag

OD11 (OTS) = Overtemperature Flag for all outputs

OD10 (NM) = Normal mode

OD4 (OUT5) = Logic [0] indicates the OUT5 voltage is lower than  $V_{OUT\_TH}$ . Logic [1] indicates the OUT5 voltage is higher than  $V_{OUT\_TH}$ 

OD3 (OUT4) = Logic [0] indicates the OUT4 voltage is lower than  $V_{OUT\_TH}.$  Logic [1] indicates the OUT4 voltage is higher than  $V_{OUT\_TH}$  OD2 (OUT3) = Logic [0] indicates the OUT3 voltage is lower than  $V_{OUT\_TH}.$  Logic [1] indicates the OUT3 voltage is higher than  $V_{OUT\_TH}.$  OD1 (OUT2) = Logic [0] indicates the OUT2 voltage is lower than  $V_{OUT\_TH}.$  Logic [1] indicates the OUT2 voltage is higher than  $V_{OUT\_TH}.$  OD0 (OUT1) = Logic [0] indicates the OUT5 voltage is lower than  $V_{OUT\_TH}.$  Logic [1] indicates the OUT1 voltage is higher than  $V_{OUT\_TH}.$ 

#### PROTECTION AND DIAGNOSIS FEATURES

#### **OUTPUT PROTECTION FEATURES**

The 06XS3517 provides the following protection features:

- Protection against transients on V<sub>BAT</sub> supply line (per ISO 7637)
- Active clamp, including protection against negative transients on output line
- Overtemperature
- · Severe and resistive overcurrent
- · Open Load during ON state

These protections are provided for each output (OUT1:5).

# **Overtemperature Detection**

The 06XS3517 provides overtemperature shutdown for each output (OUT1:OUT5). It can occur when the output pin is in the ON or OFF state. An overtemperature fault condition results in turning OFF the corresponding output. The fault is latched and reported via the SPI. To delatch the fault and be able to turn ON again the outputs, the failure condition must be removed (T< 175 °C, typically) and:

- if the device was in Normal mode, the output corresponding register (bit D7) must be rewritten.
   Application of complete OCHI window (OCHI1+OCHI2 during t2) depends on toggling or not toggling the D7 bit.
- if the device was in Fail mode, the corresponding output is locked until restart of the device: wake-up from Sleep mode or V<sub>BATPOR1</sub>.

The corresponding SPI fault report (OTS bit) is removed after a read operation.

# **Overcurrent Detections**

The 06XS3517 provides a dynamic overcurrent shutdown protection (see Figure 12) in order to protect the internal power transistors and the harness in the event of overload (fuse characteristic).



Figure 12. Two-segment Overcurrent Window in Normal Mode

OCHI ( $I_{OCHI1}$ ) and then  $I_{OCHI2}$ ) is only activated after toggling D7 bit of the corresponding Control Out registers in Normal Mode. During switch-on, a severe short-circuit condition at the output is reported as an OCHI fault. In Fail Mode, the control of OCHI window is provided by the toggles: IGN\_ON, Flasher\_ON, and FOG\_ON. The current thresholds ( $I_{OCHI1}$ ,  $I_{OCHI2}$  and  $I_{OCLO}$ ) and the time ( $I_{1}$  and  $I_{2}$ ) are fixed numbers for each channel. After  $I_{2}$ , the OCLO current threshold is activated to protect in steady state.  $I_{1}$  and  $I_{2}$  times are compared to "on" state duration ( $I_{ON}$ ) of the output. In case of the output is controlled in PWM mode during the inrush period, the  $I_{ON}$  corresponds to the sum of each "on" state duration in order to only account for times the channel was actually in the ON state.

OUT2 is default loaded with the Xenon profile. The use of H7 bulbs at this output requires SPI programming (Xenon bit).

In case of overload (OCHI1 or OCHI2 or OCLO detection), the corresponding output is disabled immediately. The fault is

latched and the status is reported via the SPI. To delatch the fault, the failure condition must be removed and:

For OCHI1:

- if the device was in Normal mode: the channel's associated on/off bit (bit D7) must be rewritten D7=1.
   Application of complete OCHI window depends on toggling or not toggling D7 bit.
- if the device was in Fail mode, the failure is locked until restart of the device: wake-up from Sleep mode or VBATPOR1.

For OCHI2 and OCLO:

- if the device was in Normal mode: channel's associated on/off bit (bit D7) must be rewritten D7=1. Application of complete OCHI window depends on toggling or not toggling D7 bit.
- if the device was in Fail mode, Autorestart is activated. The device Autorestart feature opens a fixed window width and restarts at a fixed period with OCHI1 window. Autorestart

feature resets OCHI2 or OCLO fault after corresponding Autorestart period.

The SPI fault reports are removed together after a read operation:

- OC bit=(OCHI1) or (OCHI2) fault
- OVL bit=(OCHI1) or (OCHI2) or (OCLO) fault

#### Overvoltage detection and active clamp

The 06XS3517 possesses an active gate clamp circuit in order to limit the maximum drain to source voltage.

In case of overload on an output the corresponding switch (OUT[1 to 5]) is turned off which leads to high-voltage at VBAT with an inductive VBAT line. The maximum VBAT voltage is limited at  $V_{\rm BATCLAMP}$  by automatically turning on the channel. In case of open load condition, the positive transient pulses (ISO 7637 pulse 2 and inductive battery line) shall also be handled by the application.

<u>Figures 13</u> and <u>14</u> describe the faults management in Normal mode and Fail mode.



Figure 13. Faults Management in Normal Mode (for OUT[1:5] Only)



external: IGN, FLASHER, FOG

external\_ON: IGN\_ON, Flasher\_ON, FOG\_ON Note: \* See Autorestart strategy chapter.

Figure 14. Faults Management in Fail Mode (for OUT[1:5] Only)

# **DIAGNOSTIC Functions**

#### Open Load

The 06XS3517 provides open load detection for each output (OUT1:OUT5) when the output pin is in the ON state. Open load detection levels can be chosen by the SPI to detect a standard bulb, a Xenon bulb for OUT2 only, or LEDs (OLLED bit). Open load for LEDs only is detected during each regular switch-off state or periodically each toller (fully-on, D[6:0]=7F) To detect OLLED in fully on state, the output must be on at least tolled. When an open load has been detected, the output stays ON.

To delatch the fault bit, the condition should be removed and the SPI read operation is needed (OL bit). In case of a Power on Reset on VBAT, the fault will be reset.

#### **Current Sense**

The 06XS3517 diagnosis for load current (OUT1:6) is done using the current sense (CSNS) pin connected to an

external resistor. The CSNS resistance value is defined in function to V<sub>CC</sub> voltage value. It is recommended to use resistor 500  $\Omega$  < R<sub>CSNS</sub> < 5.0 k $\Omega$ . Typical value is 1.0 k $\Omega$  for 5.0 V application. The channel the current of which is sensed is addressed through bits MUX[4,2] bits of the Initialization register.

The current recopy feature for OUT1:5 is disabled during a high overcurrent shutdown phase (t2) and is only enabled during low overcurrent shutdown thresholds. The current recopy output delivers current only during ON time of the output switch without overshoot (aperiodic settling).

The current recopy is not active in Fail mode.

With a calibration strategy, the output current sensing precision can be improved significantly. One calibration point at 25 °C for 50% of FSR allows removing part to part contribution. So, the calibrated part precision goes down to ±6.0% over [20% - 75%] output current FSR, overvoltage range (10 V to 16 V) and temperature range (-40 to 125 °C).

#### **Board Temperature Feedback**

The 06XS3517 provides a voltage proportional to the temperature on the GND flag, often representative for the temperature of the underlaying PCB land. This voltage is available at the CSNS output pin when the associated UX[2,0] bits are set to "111". Figure 15 shows the output voltage over temperature.



Figure 15. Temperature sensing voltage

The board temperature feedback is not active in Fail mode.

With a calibration strategy, the temperature monitoring precision can be improved. So, one calibration point at 25 °C allows removing part to part contribution, as presented in Figure 16.



Figure 16. Analog Temperature Precision with Calibration Strategy

# **Output Voltage Status**

The 06XS3517 provides the state of OUT1:OUT5 outputs in real time through the SPI. The OUT bit is set to logic [1] when the corresponding output voltage is higher or equal then half of the supply voltage. This bit allows synchronizing current sense and diagnosing short-circuit between OUT and VBAT terminals.

#### TEMPERATURE PREWARNING

The 06XS3517 provides a temperature prewarning reported via the SPI (OTW bit) in Normal mode. The information is latched. To delatch, a read SPI command is needed. In case of a Power on Reset, the fault will be reset.

#### **EXTERNAL PIN STATUS**

The 06XS3517 provides the status of the FLASHER, FOG, and IGN pins via the SPI in real time and in Normal mode.

#### FAILURE HANDLING STRATEGY

A highly sophisticated fault handling strategy allows guaranteeing the various lighting functions even in case of failures inside the component or the light module. Components are protected against:

- · Reverse Polarity
- Loss of Supply Lines
- · Fatal Mistreatment of Logic I/O Pins

#### REVERSE POLARITY PROTECTION ON VBAT

In case of a permanently reverse voltage operation, the channels are turned ON ( $R_{SD}$  Ohm) in order to prevent thermal overloads. No protections are available.

An external diode on VCC is necessary in order to protect the 06XS3517 in cases from reverse polarity.

In case of negative transients on the VBAT line (per ISO 7637), the  $V_{CC}$  supplied functions are still available operating, while the VBAT line is negative. Without loads on OUT1:5 pin, an external clamp between  $V_{BAT}$  and GND is mandatory to avoid exceeding maximum ratings. The maximum external clamp voltage shall be between the reverse battery condition and -20 V.

Therefore, the device is protected against latch-up with or without load on OUT outputs.

#### **LOSS OF SUPPLY LINES**

The 06XS3517 is protected against the loss of any supply line. The detection of the supply line failure is provided inside the device itself.

# **LOSS OF VBAT**

During an undervoltage of  $V_{BAT}$  ( $V_{BATPOR1}$  <  $V_{BAT}$  <  $V_{BATUV}$ ), the outputs [1-5] are switched off immediately. No current path from VBAT to VCC exists. The external MOSFET (OUT6) can be controlled in Normal mode by the SPI if VCC is above  $V_{CCUV}$ . The fault is reported to the UVF bit (OD13). To delatch the fault, the undervoltage condition should be removed and:

- To turn-on the output, the corresponding D7 bit must be rewritten to logic [1] in Normal mode. Application of the OCHI window depends on toggling or not toggling the D7 bit.
- If the device was in Fail mode, the fault will be delatched by the Autorestart feature periodically.

In case of  $V_{BAT} < V_{BATPOR1}$  (Power OFF mode), the behavior depends on  $V_{CC}$ :

- all latched faults are reset if VCC < V<sub>CCUV</sub>,
- all latched faults are maintained under V<sub>CC</sub> in nominal conditions. In case V<sub>BAT</sub> is disconnected, OUT[1:5] outputs are OFF. OUT6 output state depends on the previous SPI configuration. The SPI configuration, reporting, and daisy-chain features are provided for RST is set to logic [1]. The SPI pull-up and pull-down current resistors are available. This fault condition can be diagnosed with UVF fault in OD13 reporting bit. The previous device configuration is maintained. No current is conducted from V<sub>CC</sub> to V<sub>BAT</sub>.

# LOSS OF V<sub>CC</sub> (DIGITAL LOGIC SUPPLY LINE)

During loss of  $V_{CC}$  ( $V_{CC} < V_{CCUV}$ ) and with wake=1, the 06XS3517 is switched automatically into Fail mode. The external smart MOSFET is turned OFF. All SPI registers are reset and must be reprogrammed when  $V_{CC}$  goes above  $V_{CCUV}$ . The device will transit in OFF mode if  $V_{BAT} < V_{BATPOR2}$ .

# LOSS OF V<sub>CC</sub> AND VBAT

If the external  $V_{BAT}$  and  $V_{CC}$  supplies are disconnected (or not within specification: ( $V_{CC}$  and  $V_{BAT}$ ) <  $V_{BATPOR1}$ ), all SPI register contents are reset with default values corresponding to all SPI bits are set to logic [0] and all latched faults are also reset.

# LOSS OF GROUND (GND)

During loss of ground, the 06XS3517 cannot drive the loads (the outputs (1:5) are switched OFF), but is not destroyed by the operating condition. Current limit resistors in the digital input lines protect the digital supply against excessive current (1.0 kOhm typical). The state of the external smart power switch controlled by FETOUT is not guaranteed, and the state of external smart MOS is defined with an external termination resistor.

#### FATAL MISTREATMENT OF LOGIC I/O PINS

The digital I/Os are protected against fatal mistreatment by signal plausibility check according to <u>Table 16</u>.

Table 16. Logic I/O Plausibility Check

| Input/Output         | Signal Check Strategy             |
|----------------------|-----------------------------------|
| LIMP                 | Debounce for 10 ms                |
| (PWM) CLOCK          | Frequency range (bandpass filter) |
| SPI (MOSI, SCLK, CS) | WD, D10 bit internal toggle       |

In case the LIMP input is set to logic [1] for a delay longer than 10 ms typical, the 06XS3517 is switched into Fail mode. In case of a (PWM) Clock failure, no PWM feature is provided and the bit D7 defines the outputs state. In case of SPI failure, the 06XS3517 is switched into Fail mode (see Figure 17)



Figure 17. Watchdog window

# TYPICAL APPLICATIONS

<u>Figure 18</u> gives the architecture of a vehicle lighting system, including fog lights, battery redundancy concept, light substitution mode, and Fail mode.



Figure 18. 06XS3517 Typical Application

#### **EMC PERFORMANCES**

The 06XS3517 will be compliant to CISPR25 Class5 in the Standby mode with 22 nF decoupling capacitor on OUT[1:5].

# **PACKAGING**

# **PACKAGING DIMENSIONS**

For the most current package revision, visit www.freescale.com and perform a keyword search using the "98A" listed below.



FK SUFFIX 24-PIN PQFN 98ART10511D ISSUE 0



VIEW M-M

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | CHANICA | L OUTLINE    | PRINT VERSION NO | T TO SCALE  |
|------------------------------------------------------|---------|--------------|------------------|-------------|
| TITLE: POWER QUAD FLAT                               |         | DOCUMENT NO  | : 98ART10511D    | REV: 0      |
| NON-LEADED PACKAGE (PWR                              | ,       |              | : 1951–01        | 14 MAR 2007 |
| 24 TERMINAL, 0.9 PITCH(12X12                         | 2X2.1)  | STANDARD: NO | N-JEDEC          |             |

FK SUFFIX 24-PIN PQFN 98ART10511D ISSUE 0



# DETAIL H

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA   | L OUTLINE                      | PRINT VERSION NO | T TO SCALE |
|------------------------------------------------------|-------------|--------------------------------|------------------|------------|
| TITLE: POWER QUAD FLAT NON-                          | LEADED      | DOCUMENT NO                    | REV: 0           |            |
| PACKAGE (PQFN),24 TER                                | MINAL,      | CASE NUMBER: 1951-01 14 MAR 20 |                  |            |
| 0.9 PITCH(12X12X2.1),CORNER                          | LIGHT FRONT | STANDARD: NO                   | N-JEDEC          |            |

FK SUFFIX 24-PIN PQFN 98ART10511D ISSUE 0

#### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. THE COMPLETE JEDEC DESIGNATOR FOR THIS PACKAGE IS: HF-PQFP-N.

4. COPLANARITY APPLIES TO LEADS AND CORNER LEADS.

5. MINIMUM METAL GAP IS GUARANTEED TO BE 0.25MM.

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA   | L OUTLINE                       | T TO SCALE |  |  |
|------------------------------------------------------|-------------|---------------------------------|------------|--|--|
| TITLE: POWER QUAD FLAT NON-                          | LEADED      | DOCUMENT NO                     | REV: 0     |  |  |
| PACKAGE (PQFN),24 TER                                |             | CASE NUMBER: 1951-01 14 MAR 200 |            |  |  |
| 0.9 PITCH(12X12X2.1),CORNER                          | LIGHT FRONT | STANDARD: NO                    | N-JEDEC    |  |  |

FK SUFFIX 24-PIN PQFN 98ART10511D ISSUE 0

# **REVISION HISTORY**

| REVISION | DATE   | DESCRIPTION OF CHANGES                                                                                                                                                                                                                                                                                                                                                                            |
|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0      | 2/2012 | Initial release                                                                                                                                                                                                                                                                                                                                                                                   |
| 2.0      | 2/2012 | <ul> <li>Corrected ordering information from MC06XS3517FK to MC06XS3517AFK</li> <li>Updated 98A package drawing</li> </ul>                                                                                                                                                                                                                                                                        |
| 3.0      | 9/2012 | Changed Input Passive Pull-down Resistance on SI, SCLK, FLASHER, IGN, FOG, CLOCK, LIMP, RST pins <sup>(8)</sup> maximum fro 400 to 500 k                                                                                                                                                                                                                                                          |
| 4.0      | 2/2013 | <ul> <li>Changed note (40) to read Linear range is defined by output duty cycle to SPI duty cycle configuration. For values outside linear duty cycle range, a calibration curve is available.</li> <li>Corrected limits for Current Sense Valid Time (valid for resistive loads only), (37) and Current Sense Synchronization signal - typical validation time. Numbers were swapped.</li> </ul> |

#### How to Reach Us:

Home Page: freescale.com

Web Support:

freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: http://www.req.net/v2/webservices/Freescale/Docs/TermsandConditions.htm

Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, C-Ware, Energy Efficient Solutions logo, mobileGT, PowerQUICC, QorlQ, Qorivva, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Airfast, BeeKit, BeeStack, ColdFire+, CoreNet, Flexis, MagniV, MXC, Platform in a Package, Processor expert, QorlQ Qonverge, QUICC Engine, Ready Play, SMARTMOS, TurboLink, Vybrid, and Xtrinsic are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2013 Freescale Semiconductor, Inc.

Document Number: MC06XS3517

Rev. 4.0 2/2013

